电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

CY3764VP160167AXC

产品描述5V, 3.3V, ISR High-Performance CPLDs
文件大小2MB,共64页
制造商Cypress(赛普拉斯)
下载文档 全文预览

CY3764VP160167AXC概述

5V, 3.3V, ISR High-Performance CPLDs

文档预览

下载PDF文档
Ultra37000 CPLD Family
5V, 3.3V, ISR™ High-Performance CPLDs
Features
• In-System Reprogrammable™ (ISR™) CMOS CPLDs
— JTAG interface for reconfigurability
— Design changes do not cause pinout changes
— Design changes do not cause timing changes
• High density
— 32 to 512 macrocells
— 32 to 264 I/O pins
— Five dedicated inputs including four clock pins
• Simple timing model
— No fanout delays
— No expander delays
— No dedicated vs. I/O pin delays
— No additional delay through PIM
— No penalty for using full 16 product terms
— No delay for steering or sharing product terms
• 3.3V and 5V versions
• PCI-compatible
[1]
• Programmable bus-hold capabilities on all I/Os
• Intelligent product term allocator provides:
— 0 to 16 product terms to any macrocell
— Product term steering on an individual basis
— Product term sharing among local macrocells
• Flexible clocking
— Four synchronous clocks per device
— Product term clocking
— Clock polarity control per logic block
• Consistent package/pinout offering across all densities
— Simplifies design migration
— Same pinout for 3.3V and 5.0V devices
• Packages
— 44 to 400 leads in PLCC, CLCC, PQFP, TQFP, CQFP,
BGA, and Fine-Pitch BGA packages
— Lead (Pb)-free packages available
Note:
1. Due to the 5V-tolerant nature of 3.3V device I/Os, the I/Os are not clamped to V
CC
, PCI V
IH
= 2V.
General Description
The Ultra37000™ family of CMOS CPLDs provides a range of
high-density programmable logic solutions with unparalleled
system performance. The Ultra37000 family is designed to
bring the flexibility, ease of use, and performance of the 22V10
to high-density CPLDs. The architecture is based on a number
of logic blocks that are connected by a Programmable Inter-
connect Matrix (PIM). Each logic block features its own
product term array, product term allocator, and 16 macrocells.
The PIM distributes signals from the logic block outputs and all
input pins to the logic block inputs.
All of the Ultra37000 devices are electrically erasable and
In-System Reprogrammable (ISR), which simplifies both
design and manufacturing flows, thereby reducing costs. The
ISR feature provides the ability to reconfigure the devices
without having design changes cause pinout or timing
changes. The Cypress ISR function is implemented through a
JTAG-compliant serial interface. Data is shifted in and out
through the TDI and TDO pins, respectively. Because of the
superior routability and simple timing model of the Ultra37000
devices, ISR allows users to change existing logic designs
while simultaneously fixing pinout assignments and
maintaining system performance.
The entire family features JTAG for ISR and boundary scan,
and is compatible with the PCI Local Bus specification,
meeting the electrical and timing requirements. The
Ultra37000 family features user programmable bus-hold
capabilities on all I/Os.
Ultra37000 5.0V Devices
The Ultra37000 devices operate with a 5V supply and can
support 5V or 3.3V I/O levels. V
CCO
connections provide the
capability of interfacing to either a 5V or 3.3V bus. By
connecting the V
CCO
pins to 5V the user insures 5V TTL levels
on the outputs. If V
CCO
is connected to 3.3V the output levels
meet 3.3V JEDEC standard CMOS levels and are 5V tolerant.
These devices require 5V ISR programming.
Ultra37000V 3.3V Devices
Devices operating with a 3.3V supply require 3.3V on all V
CCO
pins, reducing the device’s power consumption. These
devices support 3.3V JEDEC standard CMOS output levels,
and are 5V-tolerant. These devices allow 3.3V ISR
programming.
Cypress Semiconductor Corporation
Document #: 38-03007 Rev. *E
3901 North First Street
San Jose
,
CA 95134
408-943-2600
Revised March 7, 2004
数字电源功率线&反馈线与电池不对应
本帖最后由 徐建庆 于 2022-10-17 11:42 编辑 648408 我们做的数字电源用于给电池进行充放电,电源和电池之间有两个连线,分别是功率线和电压反馈线。 卖给客户的设备中,常常包 ......
徐建庆 电源技术
大家帮忙看看
我做了一个抢答器程序,但是仿真没波形能给点建议吗QQ:362372925谢了library ieee;use ieee.std_logic_1164.all;use ieee.std_logic_unsigned.all;entity qiang isport(reset,clk: in std_logic; ......
heningbo FPGA/CPLD
MSP430单片机内存被改写如何修改
请教论坛各位前辈一个问题,最近有个项目是用MSP430F1121A和CC1101的遥控器。接收那端的MSP430单片机定义在内存Memory的数据被莫名其妙改写,不知道由什么引起。 213665 这是仿真时,出错时候 ......
眼大5子 微控制器 MCU
治病时苦恼
这段时间牙疼,经常半夜疼的受不了,上个月吃消炎药好了,后面可能吃得菜比较辛辣,又牙疼了,今天请了一天假去医院看了下,医生二话没说直接做根管治疗,其实去之前我咨询了很多相关问 ......
wateras1 聊聊、笑笑、闹闹
哪个坛友知道波特率误差是如何计算出来的?
哪个坛友知道波特率误差是如何计算出来的? ...
QWE4562009 51单片机
多通道零相位差数据采集系统设计与实现
作者:上海船舶电子设备研究所 洪杭迪 数据采集技术是以前端的模拟信号处理、数字化、数字信号处理和计算机等高科技为基础而形成的一门综合技术,是联系模拟世界和数字世界的桥梁。它在许多领域 ......
fighting 嵌入式系统

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 2011  267  2067  354  1859  58  53  48  42  33 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved