电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

CY37128VP100167AXC

产品描述5V, 3.3V, ISR High-Performance CPLDs
文件大小2MB,共64页
制造商Cypress(赛普拉斯)
下载文档 全文预览

CY37128VP100167AXC概述

5V, 3.3V, ISR High-Performance CPLDs

文档预览

下载PDF文档
Ultra37000 CPLD Family
5V, 3.3V, ISR™ High-Performance CPLDs
Features
• In-System Reprogrammable™ (ISR™) CMOS CPLDs
— JTAG interface for reconfigurability
— Design changes do not cause pinout changes
— Design changes do not cause timing changes
• High density
— 32 to 512 macrocells
— 32 to 264 I/O pins
— Five dedicated inputs including four clock pins
• Simple timing model
— No fanout delays
— No expander delays
— No dedicated vs. I/O pin delays
— No additional delay through PIM
— No penalty for using full 16 product terms
— No delay for steering or sharing product terms
• 3.3V and 5V versions
• PCI-compatible
[1]
• Programmable bus-hold capabilities on all I/Os
• Intelligent product term allocator provides:
— 0 to 16 product terms to any macrocell
— Product term steering on an individual basis
— Product term sharing among local macrocells
• Flexible clocking
— Four synchronous clocks per device
— Product term clocking
— Clock polarity control per logic block
• Consistent package/pinout offering across all densities
— Simplifies design migration
— Same pinout for 3.3V and 5.0V devices
• Packages
— 44 to 400 leads in PLCC, CLCC, PQFP, TQFP, CQFP,
BGA, and Fine-Pitch BGA packages
— Lead (Pb)-free packages available
Note:
1. Due to the 5V-tolerant nature of 3.3V device I/Os, the I/Os are not clamped to V
CC
, PCI V
IH
= 2V.
General Description
The Ultra37000™ family of CMOS CPLDs provides a range of
high-density programmable logic solutions with unparalleled
system performance. The Ultra37000 family is designed to
bring the flexibility, ease of use, and performance of the 22V10
to high-density CPLDs. The architecture is based on a number
of logic blocks that are connected by a Programmable Inter-
connect Matrix (PIM). Each logic block features its own
product term array, product term allocator, and 16 macrocells.
The PIM distributes signals from the logic block outputs and all
input pins to the logic block inputs.
All of the Ultra37000 devices are electrically erasable and
In-System Reprogrammable (ISR), which simplifies both
design and manufacturing flows, thereby reducing costs. The
ISR feature provides the ability to reconfigure the devices
without having design changes cause pinout or timing
changes. The Cypress ISR function is implemented through a
JTAG-compliant serial interface. Data is shifted in and out
through the TDI and TDO pins, respectively. Because of the
superior routability and simple timing model of the Ultra37000
devices, ISR allows users to change existing logic designs
while simultaneously fixing pinout assignments and
maintaining system performance.
The entire family features JTAG for ISR and boundary scan,
and is compatible with the PCI Local Bus specification,
meeting the electrical and timing requirements. The
Ultra37000 family features user programmable bus-hold
capabilities on all I/Os.
Ultra37000 5.0V Devices
The Ultra37000 devices operate with a 5V supply and can
support 5V or 3.3V I/O levels. V
CCO
connections provide the
capability of interfacing to either a 5V or 3.3V bus. By
connecting the V
CCO
pins to 5V the user insures 5V TTL levels
on the outputs. If V
CCO
is connected to 3.3V the output levels
meet 3.3V JEDEC standard CMOS levels and are 5V tolerant.
These devices require 5V ISR programming.
Ultra37000V 3.3V Devices
Devices operating with a 3.3V supply require 3.3V on all V
CCO
pins, reducing the device’s power consumption. These
devices support 3.3V JEDEC standard CMOS output levels,
and are 5V-tolerant. These devices allow 3.3V ISR
programming.
Cypress Semiconductor Corporation
Document #: 38-03007 Rev. *E
3901 North First Street
San Jose
,
CA 95134
408-943-2600
Revised March 7, 2004
北京信威通信招聘射频、手机、C语言、JAVA及无线通信工程师
请符合岗位资格的工程师,发邮件到:ayaran@163.com以下工作地点均在北京市中关村软件园1、射频工程师 岗位职责: 1负责射频器件的选型及评估; 2负责射频电路设计及测试; 3负责天线的选型 ......
ayaran 求职招聘
嵌入式操作系统的历史
21世纪无疑是一个网络的时代,使嵌入式计算机系统应用到各类网络中去也必然是嵌入式系统发展的重要方向。但是大家对嵌入式操作系统的历史一定了解不多,下面由卓跃教育为大家介绍。   嵌入式 ......
uy3 TI技术论坛
SK-182A 2合1 编码调制板
SK-182A 2合1 编码调制板   SK-182A 编码调制一体化模块体积小功耗低,完全符合DVB-T标准,支持标准的COFDM调制和标准MPEG2编码,支持标准的视频信号输入模式,平衡的立体声输入,各种电气性 ......
videtech 工业自动化与控制
S3C2440+4.3寸TFT运行"俄罗斯方块"游戏(转)
34337 34338 34339 34340 34341...
banana 嵌入式系统
热烈祝贺华夏互联荣获CSDN外包平台TOP合作伙伴首名资质
http://www.hx008.cn/Article/UploadFiles/200803/20080318102020769.gif 北京时间2008年3月18日讯:专业、专注、领先、高效,近日华夏互联以其领先的资质、先进的技术、可靠的信誉,拔得中国 ......
lanyangw 聊聊、笑笑、闹闹
【晒经典】用三个运放做的有源环行器/隔离器,此电路是外国射频竞赛中非常优秀的作品
本帖最后由 dontium 于 2015-1-23 12:49 编辑 6964869649 本帖最后由 ssawee 于 2011-8-14 20:41 编辑 ] ...
ssawee 模拟与混合信号

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 152  517  835  1201  2761  50  17  31  33  45 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved