电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

CY25423SXI

产品描述Three PLL Programmable Clock Generator with Spread Spectrum
文件大小248KB,共14页
制造商Cypress(赛普拉斯)
下载文档 全文预览

CY25423SXI概述

Three PLL Programmable Clock Generator with Spread Spectrum

文档预览

下载PDF文档
CY25403/CY25423/CY25483
Three PLL Programmable Clock Generator
with Spread Spectrum
Features
Three fully integrated phase-locked loops (PLLs)
Input frequency range
External crystal: 8 to 48 MHz
External reference: 8 to 166 MHz clock
Reference clock input voltage range
1.8 V for CY25403/CY25423/CY25483
Wide operating output frequency range
3 to 166 MHz
Programmable spread spectrum with center and down spread
option and lexmark and linear modulation profiles
V
DD
supply voltage options:
2.5 V, 3.0 V, and 3.3 V for CY25403/CY25423/CY25483
Selectable output clock voltages independent of V
DD
supply:
2.5 V, 3.0 V, and 3.3 V for CY25403/CY25423/CY25483
Frequency select feature with option to select four different
frequencies
Power-down, output enable, and SS ON/OFF controls
Low jitter, high accuracy outputs
Ability to synthesize nonstandard frequencies with Fractional-N
capability
Three clock outputs with programmable drive strength
Glitch-free outputs while frequency switching
8-pin SOIC package
Commercial and Industrial temperature ranges
Benefits
Multiple high performance PLLs allow synthesis of unrelated
frequencies
Nonvolatile programming for personalization of PLL
frequencies, spread spectrum characteristics, drive strength,
crystal load capacitance, and output frequencies
Application specific programmable EMI reduction using Spread
Spectrum for clocks
Programmable PLLs for system frequency margin tests
Meets critical timing requirements in complex system designs
Suitability for PC, consumer, portable, and networking
applications
Capable of Zero PPM frequency synthesis error
Uninterrupted system operation during clock frequency switch
Application compatibility in standard and low power systems
Block Diagram
XIN/
EXCLKIN
XOUT
OSC
PLL1
Crossbar
Switch
Output
Dividers
and
CLK1
(SS)
MUX
and
FS0
FS1
Control
Logic
PLL3
(SS)
SSON
PD#/OE
PLL 2
(SS)
Drive
Strength
Control
CLK2
(No SS)
CLK3
(SS)
Cypress Semiconductor Corporation
Document #: 001-12564 Rev. *F
198 Champion Court
San Jose
,
CA 95134-1709
408-943-2600
Revised July 18, 2011

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 797  2654  201  865  2136  11  14  9  8  49 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved