电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

CY2304_08

产品描述3.3V Zero Delay Buffer
文件大小191KB,共9页
制造商Cypress(赛普拉斯)
下载文档 全文预览

CY2304_08概述

3.3V Zero Delay Buffer

文档预览

下载PDF文档
CY2304
3.3V Zero Delay Buffer
Features
Zero input-output propagation delay, adjustable by
capacitive load on FBK input
Multiple configurations — see
Table 1
on page 1
Multiple low-skew outputs
10 MHz to 133 MHz operating range
90 ps typical peak cycle-to-cycle jitter at 15 pF, 66 MHz
Space-saving 8-pin 150-mil SOIC package
3.3V operation
Industrial temperature available
required to be driven into the FBK pin, and can be obtained
from one of the outputs. The input-to-output skew is
guaranteed to be less than 250 ps, and output-to-output skew
is guaranteed to be less than 200 ps.
The CY2304 has two banks of two outputs each.
The CY2304 PLL enters a power down state when there are
no rising edges on the REF input. In this mode, all outputs are
three-stated and the PLL is turned off, resulting in less than
25
μA
of current draw.
Multiple CY2304 devices can accept the same input clock and
distribute it in a system. In this case, the skew between the
outputs of two devices is guaranteed to be less than 500 ps.
The CY2304 is available in two different configurations, as
shown in
Table 1
on page 1. The CY2304–1 is the base part,
where the output frequencies equal the reference if there is no
counter in the feedback path.
The CY2304–2 allows the user to obtain Ref and 1/2x or 2x
frequencies on each output bank. The exact configuration and
output frequencies depends on which output drives the
feedback pin.
Functional Description
The CY2304 is a 3.3V zero delay buffer designed to distribute
high-speed clocks in PC, workstation, datacom, telecom, and
other high performance applications.
The part has an on-chip phase-locked loop (PLL) that locks to
an input clock presented on the REF pin. The PLL feedback is
Logic Block Diagram
FBK
CLKA1
REF
PLL
CLKA2
/2
Extra Divider (-2)
CLKB1
CLKB2
Table 1. Available Configurations
Device
CY2304-1
CY2304-2
CY2304-2
FBK from
Bank A or B
Bank A
Bank B
Bank A Frequency
Reference
Reference
2 × Reference
Bank B Frequency
Reference
Reference/2
Reference
Pinouts
Figure 1. 8-Pin SOIC - Top View
REF
CLKA1
CLKA2
GND
1
2
3
4
8
7
6
5
FBK
V
DD
CLKB2
CLKB1
Cypress Semiconductor Corporation
Document #: 38-07247 Rev. *E
198 Champion Court
San Jose
,
CA 95134-1709
408-943-2600
Revised September 18, 2008
[+] Feedback
【用苹果手表作钥匙】,不要再埋没智能手表了
可穿戴秀:用苹果手表作钥匙:https://training.eeworld.com.cn/course/1983 很多人对苹果手表已经“置之不理”了,千万别浪费了这块好料。苹果手表其实可以做一些很酷的事情,只是人们需要花 ......
chenyy 消费电子
写程序上手很容易,但是想写好程序很难啊
前些日子在车间调试一个产品,显示程序和通讯板程序是两个小朋友编的。两个小朋友都很能干,任务派给他们以后很快就拿出程序来了,我们车间一共放了10套装置,拿到新程序以后我们部长就让我烧 ......
SUNKE9 编程基础
德州仪器:面向工业PAC的C6-Integra(DSPARM)解决方案(一)
http://player.youku.com/player.php/sid/XMzM0MzQ1Mjg0/v.swf...
德仪DSP新天地 DSP 与 ARM 处理器
请教一下大家关于看数据手册的技巧?
最近在学MSP430F5529,但是官方只有这个 MSP430x5xxMSP430x6xx Family.pdf;那我怎么知道MSP430F5529自身的资源呢?因为最近学MSP430F5529的Timer_A的时候,官方数据手册也没有分Timer0_A,Timer ......
阳阳学通信 微控制器 MCU
DSP的IIR数字滤波器实现程序源码
亲测有效的IIR数字滤波器C程序实现,输入与输出有明显的滤波效果,如图 404205 附录(C程序源码): #include "DSP2833x_Device.h" // DSP2833x Headerfile Include File #include "DSP ......
Aguilera DSP 与 ARM 处理器
请教台湾REALTEK(瑞昱)的器件规格书应该在哪下载?
我找到一个瑞昱的RTS5803芯片,看到官网有简介,但是页面没提供其他资料,也没有规格书。全网找个遍都没找到进一步资料,请问除了招代理要还有什么其他办法?...
littleshrimp 国产芯片交流

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 475  766  1218  734  183  36  10  52  47  30 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved