电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

A32300DX-2PQ240I

产品描述Field Programmable Gate Array, 1888 CLBs, 30000 Gates, CMOS, PQFP240, PLASTIC, QFP-240
产品类别可编程逻辑器件    可编程逻辑   
文件大小218KB,共22页
制造商Microsemi
官网地址https://www.microsemi.com
下载文档 详细参数 全文预览

A32300DX-2PQ240I概述

Field Programmable Gate Array, 1888 CLBs, 30000 Gates, CMOS, PQFP240, PLASTIC, QFP-240

A32300DX-2PQ240I规格参数

参数名称属性值
是否Rohs认证不符合
厂商名称Microsemi
包装说明FQFP,
Reach Compliance Codecompliant
JESD-30 代码S-PQFP-G240
JESD-609代码e0
长度32 mm
湿度敏感等级3
可配置逻辑块数量1888
等效关口数量30000
端子数量240
最高工作温度85 °C
最低工作温度-40 °C
组织1888 CLBS, 30000 GATES
封装主体材料PLASTIC/EPOXY
封装代码FQFP
封装形状SQUARE
封装形式FLATPACK, FINE PITCH
峰值回流温度(摄氏度)225
可编程逻辑类型FIELD PROGRAMMABLE GATE ARRAY
认证状态Not Qualified
座面最大高度4.1 mm
最大供电电压5.5 V
最小供电电压4.5 V
标称供电电压5 V
表面贴装YES
技术CMOS
温度等级INDUSTRIAL
端子面层TIN LEAD
端子形式GULL WING
端子节距0.5 mm
端子位置QUAD
处于峰值回流温度下的最长时间30
宽度32 mm
Base Number Matches1

文档预览

下载PDF文档
Pr eli m i nar y
3200DX Field Programmable Gate Arrays
– The System Logic Integrator
Family
Fe atur es
High Capacity
Ge ne r al D e s c r ip t i on
The 3200DX, the first device family in Actel’s Integrator™
Series, are the first FPGAs optimized for high-speed,
high-complexity system logic integration. Based on Actel’s
proprietary PLICE antifuse technology and state-of-the-art
0.6-micron double metal CMOS process, the 3200DX offers
a fine-grained, register-rich architecture with the industry’s
fastest embedded dual-port SRAM.
The 3200DX was designed to integrate high performance
system logic functions typically implemented in multiple
CPLDs, PALs, and FPGAs. The 3200DX is the first
programmable logic device to embed dual-port SRAM into
the programmable array. Offering 5 ns access time, the
3200DX provides the fastest embedded SRAM of any
programmable logic device on the market today. This
combination of fast, flexible SRAM blocks with a true
dual-port architecture, allows designers to implement
extremely fast SRAM functions such as FIFOs, LIFOs and
scratchpad memory. The large number of storage elements
can efficiently address applications requiring wide datapath
manipulation and transformation functions such as
telecommunications, networking, DSP and bus interfaces.
The control and decode functions typically implemented in
CPLDs can easily be integrated into the 3200DX by taking
advantage of the wide decode modules.
The 3200DX family is supported by Actel’s Designer Series
3.0 software which provides a seamless integration into any
ASIC design flow. The Designer Series development tools
offer automatic or fixed pin assignments, automatic
placement and routing (with optional manual placement),
Up to 40,000 logic gates
Up to 4 Kbits dual-port SRAM
Fast wide decode circuitry
Up to 292 User-programmable I/O Pins
200 MHz datapath applications
5 ns Dual-Port SRAM
100 MHz FIFOs
7.5 ns 35-bit Address Decode
High Performance
Ease-of-Integration
• JTAG 1149.1 Boundary Scan Testing
• Synthesis-friendly architecture supports ASIC design
methodologies
• 95–100% logic utilization using automatic Place and
Route Tools
• Deterministic, user-controllable timing via
DirectTime
software tools
• Designer Series
development tool support including
interfaces to popular design environments such as
Cadence, Escalade, Exemplar Logic, IST, Mentor
Graphics, Synopsys and Viewlogic
• Pin compatible with 1200XL Family
Prod uct Fami ly P rof il e
Device
Capacity
Logic Gates
Dual-Port SRAM Bits
Logic Modules
Sequential
Combinatorial
Decode
SRAM Modules (64x4 or 32x8)
Clocks
JTAG
User I/O
A3265DX
6,500
N/A
510
475
20
N/A
2
No
126
A32100DX
10,000
2,048
700
662
20
8
6
Yes
156
A32140DX
14,000
N/A
954
912
24
N/A
2
Yes
176
A32200DX
20,000
2,560
1,230
1,184
24
10
6
Yes
206
A32300DX
30,000
3,072
1,888
1,833
28
12
6
Yes
254
A32400DX
40,000
4,096
2,526
2,466
28
16
6
Yes
292
A u g us t 1 9 9 5
1
© 1995 Actel Corporation
nios 11.0版本编译问题
d:/alter/altera11.0/quartus/quartus/nios2eds/bin/gnu/h-i686-mingw32/bin/../lib/gcc/nios2-elf/4.1.2/../../../../nios2-elf/bin/ld.exe: uart.elf section `.text' will not fit in region ......
tianma123 FPGA/CPLD
嵌入式DSP设计中的功耗优化设计
对基于数字信号处理器(DSP)的系统而言,优化功耗是一项重要但往往难以实现的设计目标。现在,基于DSP的设备常常把以往各自独立的多个应用结合起来,每一个应用都可能有多个工作模式。要得 ......
fish001 DSP 与 ARM 处理器
STM32程序错误
我学STM32的FLASH编译时出现Error: no definition for "FLASH_Unlock" 然后在FLASH_Unlock右键“Go to definition of FLASH_Unlock”也打不开 ......
CDU stm32/stm8
求msp430f2274用的串口扩展芯片型号
最近的项目中选择msp430f2274为主控芯片, 但是需要主控芯片上有两个串口, 不知道大家是否用过适合430单片机的扩展串口的芯片, 有编程简单的最好了!谢谢大家推荐:)...
cqr 微控制器 MCU
EVC中如何画圆弧和扇形
windowsCE中的CDC不支持Arc和Pie,使得在VC中的Arc和Pie函数无法正常移植到EVC里面。请教高手如何解决这个问题?是不是要自己实现画圆弧和扇形的函数?...
mun0000 嵌入式系统
LSM6DSL的Activity/Inactivity recognition
LSM6DSL支持活动和不活动识别,可以在不活动时让传感器进入低功耗模式,有活动时进入高速采集模式 以往这种方式是通过MCU来配置的, 比如先将ODR设置一个正常使用的数值,在一段时间内没有检 ......
littleshrimp MEMS传感器

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1131  2331  182  662  461  42  54  44  43  51 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved