电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

IS61LPS102418B-200TQLI

产品描述Cache SRAM, 1MX18, 3ns, CMOS, PQFP100, LQFP-100
产品类别存储    存储   
文件大小1MB,共33页
制造商Integrated Silicon Solution ( ISSI )
标准
下载文档 详细参数 全文预览

IS61LPS102418B-200TQLI在线购买

供应商 器件名称 价格 最低购买 库存  
IS61LPS102418B-200TQLI - - 点击查看 点击购买

IS61LPS102418B-200TQLI概述

Cache SRAM, 1MX18, 3ns, CMOS, PQFP100, LQFP-100

IS61LPS102418B-200TQLI规格参数

参数名称属性值
是否Rohs认证符合
厂商名称Integrated Silicon Solution ( ISSI )
包装说明LQFP,
Reach Compliance Codecompliant
Factory Lead Time10 weeks
最长访问时间3 ns
JESD-30 代码R-PQFP-G100
长度20 mm
内存密度18874368 bit
内存集成电路类型CACHE SRAM
内存宽度18
功能数量1
端子数量100
字数1048576 words
字数代码1000000
工作模式SYNCHRONOUS
最高工作温度85 °C
最低工作温度-40 °C
组织1MX18
封装主体材料PLASTIC/EPOXY
封装代码LQFP
封装形状RECTANGULAR
封装形式FLATPACK, LOW PROFILE
并行/串行PARALLEL
峰值回流温度(摄氏度)NOT SPECIFIED
座面最大高度1.6 mm
最大供电电压 (Vsup)3.465 V
最小供电电压 (Vsup)3.135 V
标称供电电压 (Vsup)3.3 V
表面贴装YES
技术CMOS
温度等级INDUSTRIAL
端子形式GULL WING
端子节距0.65 mm
端子位置QUAD
处于峰值回流温度下的最长时间NOT SPECIFIED
宽度14 mm
Base Number Matches1

文档预览

下载PDF文档
IS61LPS51236B/IS61VPS51236B/IS61VVPS51236B
IS61LPS102418B/IS61VPS102418B/IS61VVPS102418B
512K x36 and 1024K x18 18Mb SYNCHRONOUS PIPELINED
SINGLE CYCLE DESELECT STATIC RAM
AUGUST 2017
FEATURES
Internal self-timed write cycle
Individual Byte Write Control and Global Write
Clock controlled, registered address, data and
control
Burst sequence control using MODE input
Three chip enable option for simple depth
expansion and address pipelining
Common data inputs and data outputs
Auto Power-down during deselect
Single cycle deselect
Snooze MODE for reduced-power standby
JEDEC 100-pin QFP, 165-ball BGA and 119-ball
BGA packages
Power supply:
LPS: V
DD
3.3V (± 5%), V
DDQ
3.3V/2.5V (± 5%)
VPS: V
DD
2.5V (± 5%), V
DDQ
2.5V (± 5%)
VVPS: V
DD
1.8V (± 5%), V
DDQ
1.8V (± 5%)
JTAG Boundary Scan for BGA packages
Commercial, Industrial and Automotive
temperature support
Lead-free available
For leaded options, please contact ISSI
DESCRIPTION
The 18Mb product family features high-speed, low-
power synchronous static RAMs designed to provide
burstable, high-performance memory for
communication and networking applications. The
IS61LPS/VPS/VVPS51236B are organized as 524,288
words by 36bits. The IS61LPS/VPS/VVPS102418B are
organized as 1,048,576 words by 18bits. Fabricated
with ISSI's advanced CMOS technology, the device
integrates a 2-bit burst counter, high-speed SRAM
core, and high-drive capability outputs into a single
monolithic circuit. All synchronous inputs pass through
registers controlled by a positive-edge-triggered single
clock input.
Write cycles are internally self-timed and are initiated
by the rising edge of the clock input. Write cycles can
be one to four bytes wide as controlled by the write
control inputs.
Separate byte enables allow individual bytes to be
written. The byte write operation is performed by using
the byte write enable (/BWE) input combined with one
or more individual byte write signals (/BWx). In
addition, Global Write (/GW) is available for writing all
bytes at one time, regardless of the byte write controls.
Bursts can be initiated with either /ADSP (Address
Status Processor) or /ADSC (Address Status Cache
Controller) input pins. Subsequent burst addresses can
be generated internally and controlled by the /ADV
(burst address advance) input pin.
The mode pin is used to select the burst sequence
order. Linear burst is achieved when this pin is tied
LOW. Interleave burst is achieved when this pin is tied
HIGH or left floating.
FAST ACCESS TIME
Symbol
t
KQ
t
KC
Parameter
Clock Access
Time
Cycle time
Frequency
-250
2.6
4
250
-200
3.0
5
200
Units
ns
ns
MHz
Copyright © 2017 Integrated Silicon Solution, Inc. All rights reserved. ISSI reserves the right to make changes to this specification and its products at any time without notice. ISSI assumes no
liability arising out of the application or use of any information, products or services described herein. Customers are advised to obtain the latest version of this device specification before relying on
any published information and before placing orders for products.
Integrated Silicon Solution, Inc. does not recommend the use of any of its products in life support applications where the failure or malfunction of the product can reasonably be expected to cause
failure of the life support system or to significantly affect its safety or effectiveness. Products are not authorized for use in such applications unless Integrated Silicon Solution, Inc. receives written
assurance to its satisfaction, that:
a.) the risk of injury or damage has been minimized;
b.) the user assume all such risks; and
c.) potential liability of Integrated Silicon Solution, Inc is adequately protected under the circumstances
Integrated Silicon Solution, Inc.- www.issi.com
Rev. D
07/31/2017
1
请教电源内部的TL431直接与光耦组成的电路问题
这个电路中,次级电路稳压器件TL431作为基准和反馈误差放大器,采样输出,产生误差电压,通过光耦变成误差电流,耦合到初级,主控芯片通过这个输入产生占空比控制功率开关,这个设计是用了431内 ......
灞波儿奔 电源技术
知道吗?多级放大电路的几种耦合方式?
本帖最后由 dontium 于 2015-1-23 11:07 编辑 多级放大电路的耦合方式:直接耦合、阻容耦合、变压器耦合和光电耦合。 ★直接耦合 直接耦合:将前一级的输出端直接连接到后一级的输 ......
qwqwqw2088 模拟与混合信号
请教TCPMP视频问题
请教各位DX: 我现在通过修改interface来实现自己设计的界面,由于修改了视频显示区域,所以原有视频显示不正常,有拉伸,如何修改原有视频数据,达到正常的缩放显示效果。...
xianzihua888 嵌入式系统
过孔孔径与线宽的问题
现在用的是AD软件画图 遇到的问题是: 走线的宽度是0.4mm和0.8mm两种,电流最大不会超过500mA,本以为打过孔的时候 过孔尺寸应该是大于0.4mm或者0.8mm,如图左边的蓝色方框的参数 ......
shaorc PCB设计
CE6.0 R3里的QQ和MSN支持语音聊天吗?
在有网络供使用的情况下,CE6.0 R3里的QQ和MSN支持语音聊天吗? 谢谢各位!...
Nicjwwhg 嵌入式系统
仿真器无法与pc机连接
216537216538 新手请教,仿真器始终连接不上,不知道是怎么回事,我用的是ccsv5,仿真器是xds100v2,望指点,万分感谢 ...
柠檬与柑橘 微控制器 MCU

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1310  2724  1134  1601  696  42  14  4  28  54 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved