电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

MX29LV004BQC-90G

产品描述Flash, 512KX8, 90ns, PQCC32, PLASTIC, MS-016, LCC-32
产品类别存储    存储   
文件大小504KB,共54页
制造商Macronix
官网地址http://www.macronix.com/en-us/Pages/default.aspx
下载文档 详细参数 全文预览

MX29LV004BQC-90G概述

Flash, 512KX8, 90ns, PQCC32, PLASTIC, MS-016, LCC-32

MX29LV004BQC-90G规格参数

参数名称属性值
厂商名称Macronix
零件包装代码LCC
包装说明PLASTIC, MS-016, LCC-32
针数32
Reach Compliance Codeunknown
ECCN代码EAR99
最长访问时间90 ns
启动块BOTTOM
命令用户界面YES
数据轮询YES
耐久性100000 Write/Erase Cycles
JESD-30 代码R-PQCC-J32
JESD-609代码e6
长度14.05 mm
内存密度4194304 bit
内存集成电路类型FLASH
内存宽度8
湿度敏感等级2A
功能数量1
部门数/规模1,2,1,7
端子数量32
字数524288 words
字数代码512000
工作模式ASYNCHRONOUS
最高工作温度70 °C
最低工作温度
组织512KX8
封装主体材料PLASTIC/EPOXY
封装代码QCCJ
封装等效代码LDCC32,.5X.6
封装形状RECTANGULAR
封装形式CHIP CARRIER
并行/串行PARALLEL
峰值回流温度(摄氏度)260
电源3/3.3 V
编程电压3 V
认证状态Not Qualified
就绪/忙碌YES
座面最大高度3.55 mm
部门规模16K,8K,32K,64K
最大待机电流0.000005 A
最大压摆率0.03 mA
最大供电电压 (Vsup)3.6 V
最小供电电压 (Vsup)2.7 V
标称供电电压 (Vsup)3 V
表面贴装YES
技术CMOS
温度等级COMMERCIAL
端子面层TIN BISMUTH
端子形式J BEND
端子节距1.27 mm
端子位置QUAD
处于峰值回流温度下的最长时间40
切换位YES
类型NOR TYPE
宽度11.43 mm
Base Number Matches1

文档预览

下载PDF文档
MX29LV004T/B
4M-BIT [512K x 8] CMOS SINGLE VOLTAGE
3V ONLY FLASH MEMORY
FEATURES
• Extended single - supply voltage range 2.7V to 3.6V
• 524,288 x 8
• Single power supply operation
- 3.0V only operation for read, erase and program
operation
• Fast access time: 55R/70/90ns
• Low power consumption
- 20mA maximum active current
- 0.2uA typical standby current
• Command register architecture
- Byte Programming (9us typical)
- Sector Erase (Sector structure 16K-Byte x 1,
8K-Byte x 2, 32K-Byte x1, and 64K-Byte x7)
• Auto Erase (chip & sector) and Auto Program
- Automatically erase any combination of sectors with
Erase Suspend capability.
- Automatically program and verify data at specified
address
• Erase suspend/Erase Resume
- Suspends sector erase operation to read data from,
or program data to, any sector that is not being erased,
then resumes the erase.
• Status Reply
- Data# Polling & Toggle bit for detection of program
and erase operation completion.
• Ready/Busy# pin (RY/BY#)
- Provides a hardware method of detecting program or
erase operation completion.
• Sector protection
- Hardware method to disable any combination of
sectors from program or erase operations
- Temporary sector unprotect allows code changes in
previously locked sectors.
• 100,000 minimum erase/program cycles
• Latch-up protected to 100mA from -1V to VCC+1V
• Boot Sector Architecture
- T = Top Boot Sector
- B = Bottom Boot Sector
• Package type:
- 40-pin TSOP
- 32-pin PLCC
• Compatibility with JEDEC standard
- Pinout and software compatible with single-power
supply Flash
• 20 years data retention
GENERAL DESCRIPTION
The MX29LV004T/B is a 4-mega bit Flash memory or-
ganized as 512K bytes of 8 bits. MXIC's Flash memo-
ries offer the most cost-effective and reliable read/write
non-volatile random access memory. The MX29LV004T/
B is packaged in 40-pin TSOP and 32-pin PLCC. It is
designed to be reprogrammed and erased in system or
in standard EPROM programmers.
The standard MX29LV004T/B offers access time as fast
as 55ns, allowing operation of high-speed microproces-
sors without wait states. To eliminate bus contention,
the MX29LV004T/B has separate chip enable (CE#) and
output enable (OE#) controls.
MXIC's Flash memories augment EPROM functionality
with in-circuit electrical erasure and programming. The
MX29LV004T/B uses a command register to manage
this functionality. The command register allows for 100%
TTL level control inputs and fixed power supply levels
during erase and programming, while maintaining maxi-
mum EPROM compatibility.
MXIC Flash technology reliably stores memory contents
even after 100,000 erase and program cycles. The MXIC
cell is designed to optimize the erase and programming
mechanisms. In addition, the combination of advanced
tunnel oxide processing and low internal electric fields
for erase and program operations produces reliable cy-
cling. The MX29LV004T/B uses a 2.7V~3.6V VCC sup-
ply to perform the High Reliability Erase and auto Pro-
gram/Erase algorithms.
The highest degree of latch-up protection is achieved
with MXIC's proprietary non-epi process. Latch-up pro-
tection is proved for stresses up to 100 milliamps on
address and data pin from -1V to VCC + 1V.
P/N:PM0732
REV. 1.7, DEC. 20, 2004
1
【求助】与JTAG复用的I/O不能正常工作?
请教 : 与JTAG复用的I/O(MSP430F1121A:P1.4 - P1.7 )不能闪亮? 其他I/O口正常。 代码如下: #include <msp430x11x1.h> void main(void) { BCSCTL1 |= DIVA_0; ......
fys5627300 微控制器 MCU
达芬奇会议平板的核心技术TI DaVinci技术到底是啥?
基于TI 达芬奇(DaVinci™)的“达芬奇软芯”软件系统是达芬奇智能会议平台的核心技术,它包含达芬奇处理器、软件、开发环境、算法库和其他技术支持等达芬奇技术(DaVinci™)。34271 ......
AB5571 TI技术论坛
farrow结构滤波器matlab实现源码与仿真
matlab源程序如下: clc;close all;clear N = 29; % filter order, odd better L = N+1; % filter length; Npt = 256; % no. of frequency points for plots w = ......
灞波儿奔 微控制器 MCU
初试emwin,晒晒效果图
初试emwin,费了几个周末的时间,初见效果,晒晒 245033 电脑模式器上的效果图 245034 在discovery的效果图 ...
hgg2008 stm32/stm8
【我与TI的结缘】+Ti CC2530
在大三的时候我们学习嵌入式Linux这门课,实现了一个简单的网络控制,想到要是能够对近距离的事物都实现控制,那也不错,那么就需要了解无线传感网络相关知识,无线传感网络本来应该是我们 ......
昱枫 TI技术论坛
【先楫HPM6750EVKMINI测评】4# HPM6750双核体验
本帖最后由 太阳上的骑士 于 2022-7-27 11:23 编辑 HPM6750集成2个RISC-V 处理器,两个处理器配置相同,但分主从,CPU0 为主CPU,CPU1 为从CPU。 使用多核处理器,主要关心五个问题: ......
太阳上的骑士 国产芯片交流

技术资料推荐更多

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 688  2213  529  811  2107  14  45  11  17  43 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved