CED4531/CEU4531
P-Channel Enhancement Mode Field Effect Transistor
FEATURES
-30V, -25A, R
DS(ON)
= 36mΩ @V
GS
= -10V.
R
DS(ON)
= 57mΩ @V
GS
= -4.5V.
Super high dense cell design for extremely low R
DS(ON)
.
High power and current handing capability.
Lead free product is acquired.
TO-251 & TO-252 package.
D
D
G
S
CEU SERIES
TO-252(D-PAK)
G
D
G
S
CED SERIES
TO-251(I-PAK)
S
ABSOLUTE MAXIMUM RATINGS
Parameter
Drain-Source Voltage
Gate-Source Voltage
Drain Current-Continuous
Drain Current-Pulsed
a
Tc = 25 C unless otherwise noted
Symbol
Limit
V
DS
V
GS
I
D
I
DM
P
D
T
J
,T
stg
-30
Units
V
V
A
A
W
W/ C
C
±
20
-25
-75
43
0.29
-55 to 175
Maximum Power Dissipation @ T
C
= 25 C
- Derate above 25 C
Operating and Store Temperature Range
Thermal Characteristics
Parameter
Thermal Resistance, Junction-to-Case
Thermal Resistance, Junction-to-Ambient
Symbol
R
θJC
R
θJA
Limit
3.5
50
Units
C/W
C/W
2005.March
1
http://www.cetsemi.com
CED4531/CEU4531
Electrical Characteristics
Parameter
Off Characteristics
Drain-Source Breakdown Voltage
Zero Gate Voltage Drain Current
Gate Body Leakage Current, Forward
Gate Body Leakage Current, Reverse
On Characteristics
Static Drain-Source
On-Resistance
Forwand Transconductance
Dynamic Characteristics
Input Capacitance
Output Capacitance
Reverse Transfer Capacitance
Switching Characteristics
Turn-On Delay Time
Turn-On Rise Time
Turn-Off Delay Time
Turn-On Fall Time
Total Gate Charge
Gate-Source Charge
Gate-Drain Charge
Drain-Source Diode Forward Current
b
Drain-Source Diode Forward Voltage
c
d
d
c
T
A
= 25 C unless otherwise noted
Symbol
BV
DSS
I
DSS
I
GSSF
I
GSSR
V
GS(th)
R
DS(on)
g
FS
C
iss
C
oss
C
rss
t
d(on)
t
r
t
d(off)
t
f
Q
g
Q
gs
Q
gd
I
S
V
SD
V
GS
= 0V, I
S
= -2.3A
V
DS
= -15V, I
D
= -5.3A,
V
GS
= -10V
V
DD
= -15V, I
D
= -1A,
V
GS
= -10V, R
GEN
= 6Ω
Test Condition
V
GS
= 0V, I
D
= -250µA
V
DS
= -24V, V
GS
= 0V
V
GS
= 20V, V
DS
= 0V
V
GS
= -20V, V
DS
= 0V
V
GS
= V
DS
, I
D
= -250µA
V
GS
= -10V, I
D
= -5.3A
V
GS
= -4.5V, I
D
= -2.0A
V
DS
= -15V, I
D
= -5.3A
-1
30
47
8
1300
300
150
10
4
58
23
20
3
5
-2.3
-1.2
20
10
80
30
25
Min
-30
-1
100
-100
-3
36
57
Typ
Max
Units
V
µA
nA
nA
V
mΩ
mΩ
S
pF
pF
pF
ns
ns
ns
ns
nC
nC
nC
A
V
Gate Threshold Voltage
V
DS
= -15V, V
GS
= 0V,
f = 1.0 MHz
Drain-Source Diode Characteristics and Maximun Ratings
Notes :
a.Repetitive Rating : Pulse width limited by maximum junction temperature.
b.Surface Mounted on FR4 Board, t < 10 sec.
c.Pulse Test : Pulse Width < 300µs, Duty Cycle < 2%.
d.Guaranteed by design, not subject to production testing.
2
CED4531/CEU4531
25
-V
GS
=10,8,6,5V
20
50
25 C
-I
D
, Drain Current (A)
-I
D
, Drain Current (A)
40
15
-V
GS
=4V
10
30
5
T
J
=125 C
-55 C
20
5
-V
GS
=3V
10
0
0.0
0
0.5
1.0
1.5
2.0
2.5
3.0
0
1
2
3
4
5
6
-V
DS
, Drain-to-Source Voltage (V)
Figure 1. Output Characteristics
1800
1500
Ciss
1200
900
600
300
0
0
5
10
15
20
25
Coss
Crss
2.2
1.9
1.6
1.3
1.0
0.7
0.4
-100
-V
GS
, Gate-to-Source Voltage (V)
Figure 2. Transfer Characteristics
R
DS(ON),
Normalized
R
DS(ON)
, On-Resistance(Ohms)
I
D
=-5.3A
V
GS
=-10V
C, Capacitance (pF)
-50
0
50
100
150
200
-V
DS
, Drain-to-Source Voltage (V)
Figure 3. Capacitance
1.3
1.2
1.1
1.0
0.9
0.8
0.7
0.6
-50
T
J
, Junction Temperature( C)
Figure 4. On-Resistance Variation
with Temperature
-I
S
, Source-drain current (A)
V
GS
=0V
2
V
TH
, Normalized
Gate-Source Threshold Voltage
V
DS
=V
GS
I
D
=250µA
10
10
1
10
-25
0
25
50
75
100
125
150
0
0.4
0.6
0.8
1.0
1.2
1.4
T
J
, Junction Temperature( C)
Figure 5. Gate Threshold Variation
with Temperature
-V
SD
, Body Diode Forward Voltage (V)
Figure 6. Body Diode Forward Voltage
Variation with Source Current
3
CED4531/CEU4531
-V
GS
, Gate to Source Voltage (V)
10 V =-15V
DS
I
D
=-5.3A
8
10
3
-I
D
, Drain Current (A)
10
2
R
DS(ON)
Limit
100µs
1ms
10ms
DC
6
10
1
4
2
10
0
0
0
5
10
15
20
10
-1
T
A
=25 C
T
J
=150 C
Single Pulse
-2
10
10
-1
10
0
10
1
10
2
Qg, Total Gate Charge (nC)
Figure 7. Gate Charge
-V
DS
, Drain-Source Voltage (V)
Figure 8. Maximum Safe
Operating Area
V
DD
t
on
V
IN
D
V
GS
R
GEN
G
90%
t
off
t
r
90%
R
L
V
OUT
t
d(on)
V
OUT
t
d(off)
90%
10%
t
f
10%
INVERTED
S
V
IN
50%
10%
50%
PULSE WIDTH
Figure 9. Switching Test Circuit
Figure 10. Switching Waveforms
r(t),Normalized Effective
Transient Thermal Impedance
10
0
D=0.5
0.2
10
-1
0.1
0.05
0.02
0.01
Single Pulse
P
DM
t
1
t
2
1. R
θJA
(t)=r (t) * R
θJA
2. R
θJA
=See Datasheet
3. T
JM-
T
A
= P* R
θJA
(t)
4. Duty Cycle, D=t1/t2
10
-2
10
-4
10
-3
10
-2
10
-1
10
0
10
1
10
2
Square Wave Pulse Duration (sec)
Figure 11. Normalized Thermal Transient Impedance Curve
4