电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

530DC426M000DG

产品描述CMOS/TTL Output Clock Oscillator, 426MHz Nom, ROHS COMPLIANT, SMD, 6 PIN
产品类别无源元件    振荡器   
文件大小215KB,共12页
制造商Silicon Laboratories Inc
标准  
下载文档 详细参数 全文预览

530DC426M000DG概述

CMOS/TTL Output Clock Oscillator, 426MHz Nom, ROHS COMPLIANT, SMD, 6 PIN

530DC426M000DG规格参数

参数名称属性值
是否无铅不含铅
是否Rohs认证符合
厂商名称Silicon Laboratories Inc
Reach Compliance Codeunknown
其他特性TRAY
最长下降时间0.35 ns
频率调整-机械NO
频率稳定性7%
JESD-609代码e4
制造商序列号530
安装特点SURFACE MOUNT
标称工作频率426 MHz
最高工作温度85 °C
最低工作温度-40 °C
振荡器类型CMOS/TTL
物理尺寸7.0mm x 5.0mm x 1.85mm
最长上升时间0.35 ns
最大供电电压3.63 V
最小供电电压2.97 V
标称供电电压3.3 V
表面贴装YES
最大对称度55/45 %
端子面层Nickel/Gold (Ni/Au)
Base Number Matches1

文档预览

下载PDF文档
S i 5 3 0 / 5 31
R
EVISION
D
C
R Y S TA L
O
S C I L L A T O R
(XO)
(10 M H
Z T O
1.4 G H
Z
)
Features
Available with any-rate output
frequencies from 10 MHz to 945 MHz
and select frequencies to 1.4 GHz
3rd generation DSPLL
®
with superior
jitter performance
3x better frequency stability than
SAW-based oscillators
Internal fixed crystal frequency
ensures high reliability and low
aging
Available CMOS, LVPECL,
LVDS, and CML outputs
3.3, 2.5, and 1.8 V supply options
Industry-standard 5 x 7 mm
package and pinout
Pb-free/RoHS-compliant
Si5602
Ordering Information:
See page 7.
Applications
SONET/SDH
Networking
SD/HD video
Test and measurement
Clock and data recovery
FPGA/ASIC clock generation
Pin Assignments:
See page 6.
(Top View)
NC
OE
GND
1
2
3
6
5
4
V
DD
Description
The Si530/531 XO utilizes Silicon Laboratories’ advanced DSPLL circuitry
to provide a low jitter clock at high frequencies. The Si530/531 is available
with any-rate output frequency from 10 to 945 MHz and select frequencies to
1400 MHz. Unlike a traditional XO, where a different crystal is required for
each output frequency, the Si530/531 uses one fixed crystal to provide a
wide range of output frequencies. This IC based approach allows the crystal
resonator to provide exceptional frequency stability and reliability. In addition,
DSPLL clock synthesis provides superior supply noise rejection, simplifying
the task of generating low jitter clocks in noisy environments typically found in
communication systems. The Si530/531 IC based XO is factory configurable
for a wide variety of user specifications including frequency, supply voltage,
output format, and temperature stability. Specific configurations are factory
programmed at time of shipment, thereby eliminating long lead times
associated with custom oscillators.
®
CLK–
CLK+
Si530 (LVDS/LVPECL/CML)
OE
NC
GND
1
2
3
6
5
4
V
DD
Functional Block Diagram
V
DD
CLK– CLK+
NC
CLK
Si530 (CMOS)
Fixed
Frequency
XO
Any-rate
10–1400 MHz
DSPLL
®
Clock
Synthesis
OE
NC
GND
1
2
3
6
5
4
V
DD
CLK–
CLK+
Si531 (LVDS/LVPECL/CML)
OE
GND
Rev. 1.1 6/07
Copyright © 2007 by Silicon Laboratories
Si530/531
LOGO!控制在压力罐控制系统中的应用
LOGO!是Siemens 公司推出的通用逻辑模块,该产品集控制、操作和显示功能于一体,各种不同的基本型LOGO!和扩展模块组合能精确的适配特定任务,LOGO!提供的应用范围从家居安装到小型自动化设备, ......
frozenviolet 工业自动化与控制
有关芯片散热的两个参数
Thermal Resistance Junction-case, Thermal Resistance Junction-ambient, 请教下电源芯片手册中,以上两个参数有什么区别。 谢谢!!~...
burton 电源技术
新一代电力供电站蓄电池测试维护利器
一、电力供电站蓄电池维护难题 电力供电站蓄电池一直都是供电站维护的重点和难点。供电站蓄电池直流系统为信号设备、保护、自动装置、事故照明及断路器分、合闸操作提供直流电源,并在外部交 ......
FULIMEN 电源技术
FPGA选型策略.pdf
FPGA选型策略.pdf ...
zxopenljx FPGA/CPLD
新手又来请高手帮帮忙,编译出错怎么改错?
我用的是WINCE6.0 +VS2005 , VS2005 装在E盘,ce6.0装在C盘, 利用系统生成OS Design ,没做任何修改,直接编译(Rebuild and clear sysgen),选择的是生成release,编译好多错误啊,请高手帮帮忙 ......
snailsnail 嵌入式系统
esp8266和pyboard怎么用UART连接起来使用
想做一个小东西玩玩, esp8266引脚不够。 pyboard传给esp8266什么,esp8266就给我发出去。用uart怎么实现?求大佬指教!!!! ...
litongxue MicroPython开源版块

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 2324  894  1395  460  538  19  39  35  31  48 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved