电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

A3PE600-FFG256

产品描述Field Programmable Gate Array, 13824 CLBs, 600000 Gates, 350MHz, 13824-Cell, CMOS, PBGA256, 17 X 17 MM, 1.60 MM HEIGHT, 1 MM PITCH, FBGA-256
产品类别可编程逻辑器件    可编程逻辑   
文件大小5MB,共152页
制造商Microsemi
官网地址https://www.microsemi.com
下载文档 详细参数 全文预览

A3PE600-FFG256概述

Field Programmable Gate Array, 13824 CLBs, 600000 Gates, 350MHz, 13824-Cell, CMOS, PBGA256, 17 X 17 MM, 1.60 MM HEIGHT, 1 MM PITCH, FBGA-256

A3PE600-FFG256规格参数

参数名称属性值
是否Rohs认证不符合
厂商名称Microsemi
包装说明BGA, BGA256,16X16,40
Reach Compliance Codecompliant
最大时钟频率350 MHz
JESD-30 代码S-PBGA-B256
JESD-609代码e0
长度17 mm
湿度敏感等级3
可配置逻辑块数量13824
等效关口数量600000
输入次数165
逻辑单元数量13824
输出次数165
端子数量256
最高工作温度70 °C
最低工作温度
组织13824 CLBS, 600000 GATES
封装主体材料PLASTIC/EPOXY
封装代码BGA
封装等效代码BGA256,16X16,40
封装形状SQUARE
封装形式GRID ARRAY
峰值回流温度(摄氏度)225
电源1.5/3.3 V
可编程逻辑类型FIELD PROGRAMMABLE GATE ARRAY
认证状态Not Qualified
座面最大高度1.8 mm
最大供电电压1.575 V
最小供电电压1.425 V
标称供电电压1.5 V
表面贴装YES
技术CMOS
温度等级COMMERCIAL
端子面层TIN LEAD/TIN LEAD SILVER
端子形式BALL
端子节距1 mm
端子位置BOTTOM
处于峰值回流温度下的最长时间30
宽度17 mm
Base Number Matches1

文档预览

下载PDF文档
v1.1
ProASIC3E Flash Family FPGAs
with Optional Soft ARM
®
Support
Features and Benefits
High Capacity
• 600 k to 3 Million System Gates
• 108 to 504 kbits of True Dual-Port SRAM
• Up to 620 User I/Os
®
Reprogrammable Flash Technology
130-nm, 7-Layer Metal (6 Copper), Flash-Based CMOS Process
Live at Power-Up (LAPU) Level 0 Support
Single-Chip Solution
Retains Programmed Design when Powered Off
On-Chip User Nonvolatile Memory
• 1 kbit of FlashROM with Synchronous Interfacing
High Performance
• 350 MHz System Performance
• 3.3 V, 66 MHz 64-Bit PCI
In-System Programming (ISP) and Security
• Secure ISP Using On-Chip 128-Bit Advanced Encryption
Standard (AES) Decryption via JTAG (IEEE 1532–compliant)
• FlashLock
®
to Secure FPGA Contents
• 1.5 V, 1.8 V, 2.5 V, and 3.3 V Mixed-Voltage Operation
• Bank-Selectable I/O Voltages—up to 8 Banks per Chip
• Single-Ended I/O Standards: LVTTL, LVCMOS 3.3 V /
2.5 V / 1.8 V / 1.5 V, 3.3 V PCI / 3.3 V PCI-X, and LVCMOS
2.5 V / 5.0 V Input
• Differential I/O Standards: LVPECL, LVDS, B-LVDS, and
M-LVDS
• Voltage-Referenced I/O Standards: GTL+ 2.5 V / 3.3 V, GTL
2.5 V / 3.3 V, HSTL Class I and II, SSTL2 Class I and II, SSTL3
Class I and II
• I/O Registers on Input, Output, and Enable Paths
• Hot-Swappable and Cold Sparing I/Os
• Programmable Output Slew Rate and Drive Strength
• Programmable Input Delay
• Schmitt Trigger Option on Single-Ended Inputs
• Weak Pull-Up/-Down
• IEEE 1149.1 (JTAG) Boundary Scan Test
• Pin-Compatible Packages across the ProASIC
®
3E Family
Clock Conditioning Circuit (CCC) and PLL
• Six CCC Blocks, Each with an Integrated PLL
• Configurable
Phase-Shift,
Multiply/Divide,
Capabilities and External Feedback
• Wide Input Frequency Range (1.5 MHz to 200 MHz)
Delay
Low Power
• Core Voltage for Low Power
• Support for 1.5-V-Only Systems
• Low-Impedance Flash Switches
SRAMs and FIFOs
• Variable-Aspect-Ratio 4,608-Bit RAM Blocks (×1, ×2, ×4, ×9,
and ×18 organizations available)
• True Dual-Port SRAM (except ×18)
• 24 SRAM and FIFO Configurations with Synchronous
Operation up to 350 MHz
High-Performance Routing Hierarchy
Segmented, Hierarchical Routing and Clock Structure
Ultra-Fast Local and Long-Line Network
Enhanced High-Speed, Very-Long-Line Network
High-Performance, Low-Skew Global Network
Architecture Supports Ultra-High Utilization
ARM Processor Support in ProASIC3E FPGAs
• M1 ProASIC3E Devices—Cortex-M1 Soft Processor Available
with or without Debug
Pro (Professional) I/O
• 700 Mbps DDR, LVDS-Capable I/Os
Table 1-1 •
ProASIC3E Product Family
ProASIC3E Devices
Cortex-M1 Devices
System Gates
VersaTiles (D-flip-flops)
RAM kbits (1,024 bits)
4,608-Bit Blocks
FlashROM Bits
Secure (AES) ISP
CCCs with Integrated PLLs
VersaNet Globals
3
I/O Banks
Maximum User I/Os
Package Pins
PQFP
FBGA
2
1
A3PE600
600 k
13,824
108
24
1k
Yes
6
18
8
270
PQ208
FG256, FG484
A3PE1500
M1A3PE1500
1.5 M
38,400
270
60
1k
Yes
6
18
8
444
PQ208
FG484, FG676
A3PE3000
M1A3PE3000
3M
75,264
504
112
1k
Yes
6
18
8
620
PQ208
FG324
,
FG484, FG896
Notes:
1. Refer to the
Cortex-M1
product brief for more information.
2. The PQ208 package has six CCCs and two PLLs.
3. Six chip (main) and three quadrant global networks are available.
4. For devices supporting lower densities, refer to the
ProASIC3 Flash Family FPGAs
handbook.
February 2009
© 2009 Actel Corporation
I
模拟运放使用中常见指标
本帖最后由 qwqwqw2088 于 2018-6-22 08:40 编辑 增益带宽积GBP:器件的增益和规定带宽的乘积,是评价放大器性能的一项指标,通常这个乘积是一定值。GBP表征小信号放大信号的带宽问题 ......
qwqwqw2088 模拟与混合信号
与智能无关的手机变革
本帖最后由 jameswangsynnex 于 2015-3-3 19:59 编辑   与机顶盒互联   如果手机成为可以控制所有家电的“万能遥控器”,那么用它也就可以实现家庭的智能化。令人兴奋的是,向这种方向努 ......
探路者 消费电子
【TI课程分享】MSP430进阶——MSP430F5529技术培训
本帖最后由 yejunjie176 于 2016-12-8 21:48 编辑 学习题目:MSP430进阶——MSP430F5529技术培训学习链接:https://training.eeworld.com.cn/TI/show/jpcourse?lessonid=478以前在学校用过MS ......
yejunjie176 TI技术论坛
SRAM只能写一次! 重复读写求助!
大家好,我是fpga新手,最近在做fpga采集数据存入外部sram:IS61LV2568中,最后从SRAM中读出数据,通过spi传给单片机进行处理。 但调了近2周,还是一团糟。单独测试,SPI通信基本正确。外部可变 ......
xingdong2hao FPGA/CPLD
[开源]KT1025A可能是功能最全面的MP3蓝牙音频数传芯片BT201模块方案
本帖最后由 qyvhome 于 2018-11-4 16:59 编辑 论坛注册也好久了,平常也没什么机会发技术帖求助,都是偷偷的下载资料完事。多数也只是默默的回答一些坛友提出的自己力所能及的一些小问 ......
qyvhome 单片机
关于DM368的DEEPSLEEP设置
我现在想用DM368的深度睡眠功能,根据armsystem的12.5小节介绍,我把DDR设为自刷新,同时配置深睡使能,并测量SD卡时钟为48M,功耗1.6W,触发GIO0由高到底电平变化,SD卡无时钟功耗0.8W,当触发 ......
yanlong DSP 与 ARM 处理器

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1810  2238  2222  2314  2540  37  46  45  47  52 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved