电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

ASM3I623S05AG-08-ST

产品描述PLL Based Clock Driver, 23S Series, 4 True Output(s), 0 Inverted Output(s), CMOS, PDSO8, 0.150 INCH, GREEN, SOIC-8
产品类别逻辑    逻辑   
文件大小698KB,共15页
制造商PulseCore Semiconductor Corporation
下载文档 详细参数 全文预览

ASM3I623S05AG-08-ST概述

PLL Based Clock Driver, 23S Series, 4 True Output(s), 0 Inverted Output(s), CMOS, PDSO8, 0.150 INCH, GREEN, SOIC-8

ASM3I623S05AG-08-ST规格参数

参数名称属性值
厂商名称PulseCore Semiconductor Corporation
包装说明0.150 INCH, GREEN, SOIC-8
Reach Compliance Codeunknown
系列23S
输入调节DIFFERENTIAL MUX
JESD-30 代码R-PDSO-G8
长度4.9 mm
逻辑集成电路类型PLL BASED CLOCK DRIVER
功能数量1
反相输出次数
端子数量8
实输出次数4
最高工作温度85 °C
最低工作温度-40 °C
封装主体材料PLASTIC/EPOXY
封装代码SOP
封装形状RECTANGULAR
封装形式SMALL OUTLINE
认证状态Not Qualified
Same Edge Skew-Max(tskwd)0.25 ns
座面最大高度1.75 mm
最大供电电压 (Vsup)3.6 V
最小供电电压 (Vsup)3 V
标称供电电压 (Vsup)3.3 V
表面贴装YES
技术CMOS
温度等级INDUSTRIAL
端子形式GULL WING
端子节距1.27 mm
端子位置DUAL
宽度3.91 mm
最小 fmax50 MHz
Base Number Matches1

文档预览

下载PDF文档
May 2007
rev 0.3
ASM3P623S05/09A/B
Timing-Safe™ Peak EMI reduction IC
General Features
Clock distribution with Timing-Safe™ Peak EMI
Reduction
Input frequency range: 20MHz - 50MHz
Zero input - output propagation delay
Low-skew outputs
Output-output skew less than 250pS
Device-device skew less than 700pS
Less than 200pS cycle-to-cycle jitter is compatible
with Pentium
®
based systems
Available in 16pin, 150mil SOIC, 4.4mm TSSOP
(ASM3P623S09A/B), and in 8pin, 150 mil SOIC,
4.4mm TSSOP Packages (ASM3P623S05A/B)
3.3V Operation
Advanced CMOS technology
The First True Drop-in Solution
the eight-pin version and accepts one reference input and
drives out five low-skew clocks.
All parts have on-chip PLLs that lock to an input clock on
the CLKIN pin. The PLL feedback is on-chip and is
obtained from the CLKOUT pad, internal to the device.
Multiple ASM3P623S05/09A/B devices can accept the
same input clock and distribute it. In this case, the skew
between the outputs of the two devices is guaranteed to be
less than 700pS.
All outputs have less than 200pS of cycle-to-cycle jitter.
The input and output propagation delay is guaranteed to be
less than
±350pS,
and the output-to-output skew is
guaranteed to be less than 250pS.
Refer
Spread Spectrum Control and Input-Output Skew
Functional Description
ASM3P623S05/09A/B is a versatile, 3.3V zero-delay buffer
designed to distribute high-speed Timing-Safe™ clocks
with Peak EMI Reduction. ASM3P623S09A/B accepts one
reference input and drives out nine low-skew clocks. It is
available in a 16pin Package. The ASM3P623S05A/B is
Table”
for
deviations
and
Input-Output
Skew
for
ASM3P623S05A/B and ASM3P623S09A/B devices
The
ASM3P623S05A/B
and
ASM3P623S09A/B
are
available in two different packages, as shown in the
ordering information table.
Block Diagram
CLKIN
PLL
CLKOUT
CLKIN
CLK1
CLK2
CLK3
PLL
MUX
CLKOUT
CLKA1
CLKA2
CLKA3
CLKA4
ASM3P623S05A/B
CLK4
S2
S1
Select Input
Decoding
CLKB1
CLKB2
CLKB3
ASM3P623S09A/B
CLKB4
PulseCore Semiconductor Corporation
1715 S. Bascom Ave Suite 200 Campbell, CA 95008
Tel: 408-879-9077
Fax: 408-879-9018
www.pulsecoresemi.com
Notice: The information in this document is subject to change without notice.

技术资料推荐更多

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 2543  2309  1668  2541  1026  22  25  46  8  52 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved