电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

530EA568M000BG

产品描述LVPECL Output Clock Oscillator, 568MHz Nom, ROHS COMPLIANT, SMD, 6 PIN
产品类别无源元件    振荡器   
文件大小268KB,共15页
制造商Silicon Laboratories Inc
标准  
下载文档 详细参数 全文预览

530EA568M000BG概述

LVPECL Output Clock Oscillator, 568MHz Nom, ROHS COMPLIANT, SMD, 6 PIN

530EA568M000BG规格参数

参数名称属性值
是否无铅不含铅
是否Rohs认证符合
厂商名称Silicon Laboratories Inc
Reach Compliance Codeunknown
其他特性TRAY
最长下降时间0.35 ns
频率调整-机械NO
频率稳定性50%
JESD-609代码e4
制造商序列号530
安装特点SURFACE MOUNT
标称工作频率568 MHz
最高工作温度85 °C
最低工作温度-40 °C
振荡器类型LVPECL
物理尺寸7.0mm x 5.0mm x 1.85mm
最长上升时间0.35 ns
最大供电电压2.75 V
最小供电电压2.25 V
标称供电电压2.5 V
表面贴装YES
最大对称度55/45 %
端子面层Nickel/Gold (Ni/Au)
Base Number Matches1

文档预览

下载PDF文档
S i 5 3 0 / 5 31
C
R Y S TA L
O
S C I L L A T O R
(XO)
(10 M H
Z T O
1.4 G H
Z
)
Features
Available with any-rate output
frequencies from 10 MHz to 945 MHz
and select frequencies to 1.4 GHz
3rd generation DSPLL
®
with superior
jitter performance
3x better frequency stability than
SAW-based oscillators
Internal fixed crystal frequency
ensures high reliability and low
aging
Available CMOS, LVPECL,
LVDS, and CML outputs
3.3, 2.5, and 1.8 V supply options
Industry-standard 5 x 7 mm
package and pinout
Pb-free/RoHS-compliant
Si5602
Ordering Information:
See page 7.
Applications
SONET/SDH
Networking
SD/HD video
Test and measurement
Clock and data recovery
FPGA/ASIC clock generation
Pin Assignments:
See page 6.
(Top View)
NC
OE
GND
1
2
3
6
5
4
V
DD
Description
The Si530/531 XO utilizes Silicon Laboratories’ advanced DSPLL circuitry
to provide a low jitter clock at high frequencies. The Si530/531 is available
with any-rate output frequency from 10 to 945 MHz and select frequencies to
1400 MHz. Unlike a traditional XO, where a different crystal is required for
each output frequency, the Si530/531 uses one fixed crystal to provide a
wide range of output frequencies. This IC based approach allows the crystal
resonator to provide exceptional frequency stability and reliability. In addition,
DSPLL clock synthesis provides superior supply noise rejection, simplifying
the task of generating low jitter clocks in noisy environments typically found in
communication systems. The Si530/531 IC based XO is factory configurable
for a wide variety of user specifications including frequency, supply voltage,
output format, and temperature stability. Specific configurations are factory
programmed at time of shipment, thereby eliminating long lead times
associated with custom oscillators.
®
CLK–
CLK+
Si530 (LVDS/LVPECL/CML)
OE
NC
GND
1
2
3
6
5
4
V
DD
Functional Block Diagram
V
DD
CLK– CLK+
NC
CLK
Si530 (CMOS)
Fixed
Frequency
XO
Any-rate
10–1400 MHz
DSPLL
®
Clock
Synthesis
OE
NC
GND
1
2
3
6
5
4
V
DD
CLK–
CLK+
Si531 (LVDS/LVPECL/CML)
OE
GND
Rev. 1.0 7/06
Copyright © 2006 by Silicon Laboratories
Si530/531
Co2 变送器
大家好,谁有用GE6613 co2 传感器做的变送器 485输出的资料,或者说明书,产品型号是F2000-TSM-co2的说明书和485通讯。发一份我,谢谢! zhjie13@163.com、...
zhjie13 传感器
手把手教你用STM32F4 dsp库 做FFT
M4的板子买了好久 :(被坑了 186买的 伤心 之前想玩一下FPU 可惜那个DSP库看不懂 也找不到教程我研究了2个晚上总算会用那个FFT了.... 我的环境是 IAR 6.2 板子是STM32F4DISCOVERY 第一 首先 ......
clogord 单片机
Rx FIFO overrun的错误怎么改的?
A: imx-uart 21ec000.serial: Rx FIFO overrun的错误怎么改的? 是不是注释掉中断里面这句就完了dev_err(sport->port.dev, "Rx FIFO overrun"); +++ b/kernel-3.14.28/drivers/ ......
明远智睿Lan 工业自动化与控制
一大早,垃圾新帖真多啊
一大早打开坛子,新帖前十几页都是垃圾帖。。。真是无孔不入啊...
常见泽1 聊聊、笑笑、闹闹
CY8CKIT-042-BLE 开发板资料
本帖最后由 dcexpert 于 2015-2-7 11:15 编辑 CY8CKIT-042-BLE Bluetooth® Low Energy (BLE) Pioneer Kit(蓝牙低功耗先锋开发套件) http://www.cypress.com/ui/4_0/images/icon_ ......
dcexpert DIY/开源硬件专区
FPGA设计中复位方式的选择
FPGA设计中有同步复位,有异步复位,两种复位方式各自有什么有缺点。欢迎大家各抒意见!...
eeleader FPGA/CPLD

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 796  830  2043  1155  166  14  29  22  9  55 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved