电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

CY7C1383D-100AXIT

产品描述Cache SRAM, 1MX18, 8.5ns, CMOS, PQFP100, 14 X 20 MM, 1.40 MM HEIGHT, LEAD FREE, PLASTIC, MS-026, TQFP-100
产品类别存储    存储   
文件大小1MB,共29页
制造商Cypress(赛普拉斯)
下载文档 详细参数 选型对比 全文预览

CY7C1383D-100AXIT概述

Cache SRAM, 1MX18, 8.5ns, CMOS, PQFP100, 14 X 20 MM, 1.40 MM HEIGHT, LEAD FREE, PLASTIC, MS-026, TQFP-100

CY7C1383D-100AXIT规格参数

参数名称属性值
厂商名称Cypress(赛普拉斯)
零件包装代码QFP
包装说明LQFP,
针数100
Reach Compliance Codeunknown
ECCN代码3A991.B.2.A
最长访问时间8.5 ns
其他特性FLOW-THROUGH ARCHITECTURE
JESD-30 代码R-PQFP-G100
JESD-609代码e3/e4
长度20 mm
内存密度18874368 bit
内存集成电路类型CACHE SRAM
内存宽度18
功能数量1
端子数量100
字数1048576 words
字数代码1000000
工作模式SYNCHRONOUS
最高工作温度85 °C
最低工作温度-40 °C
组织1MX18
封装主体材料PLASTIC/EPOXY
封装代码LQFP
封装形状RECTANGULAR
封装形式FLATPACK, LOW PROFILE
并行/串行PARALLEL
认证状态Not Qualified
座面最大高度1.6 mm
最大供电电压 (Vsup)3.6 V
最小供电电压 (Vsup)3.135 V
标称供电电压 (Vsup)3.3 V
表面贴装YES
技术CMOS
温度等级INDUSTRIAL
端子面层MATTE TIN/NICKEL PALLADIUM GOLD
端子形式GULL WING
端子节距0.65 mm
端子位置QUAD
宽度14 mm
Base Number Matches1

文档预览

下载PDF文档
CY7C1381D, CY7C1381F
CY7C1383D, CY7C1383F
18-Mbit (512K x 36/1M x 18) Flow-Through SRAM
Features
• Supports 133 MHz bus operations
• 512K × 36 and 1M × 18 common IO
• 3.3V core power supply (V
DD
)
• 2.5V or 3.3V IO supply (V
DDQ
)
• Fast clock-to-output time
— 6.5 ns (133 MHz version)
• Provides high performance 2-1-1-1 access rate
• User selectable burst counter supporting Intel
®
Pentium
®
interleaved or linear burst sequences
• Separate processor and controller address strobes
• Synchronous self-timed write
• Asynchronous output enable
• CY7C1381D/CY7C1383D available in JEDEC-standard
Pb-free 100-pin TQFP, Pb-free and non Pb-free 165-ball
FBGA package. CY7C1381F/CY7C1383F available in
Pb-free and non Pb-free 119-ball BGA package
• IEEE 1149.1 JTAG-Compatible Boundary Scan
• ZZ sleep mode option
Functional Description
[1]
The CY7C1381D/CY7C1383D/CY7C1381F/CY7C1383F is a
3.3V, 512K x 36 and 1M x 18 synchronous flow through
SRAMs,
designed
to
interface
with
high-speed
microprocessors with minimum glue logic. Maximum access
delay from clock rise is 6.5 ns (133 MHz version). A 2-bit
on-chip counter captures the first address in a burst and
increments the address automatically for the rest of the burst
access. All synchronous inputs are gated by registers
controlled by a positive edge triggered clock input (CLK). The
synchronous inputs include all addresses, all data inputs,
address pipelining chip enable (CE
1
), depth-expansion chip
enables (CE
2
and CE
3 [2]
), burst control inputs (ADSC, ADSP,
and ADV), write enables (BW
x
, and BWE), and global write
(GW). Asynchronous inputs include the output enable (OE)
and the ZZ pin.
The
CY7C1381D/CY7C1383D/CY7C1381F/CY7C1383F
allows interleaved or linear burst sequences, selected by the
MODE input pin. A HIGH selects an interleaved burst
sequence, while a LOW selects a linear burst sequence. Burst
accesses can be initiated with the processor address strobe
(ADSP) or the cache controller address strobe (ADSC) inputs.
Address advancement is controlled by the address
advancement (ADV) input.
Addresses and chip enables are registered at rising edge of
clock when address strobe processor (ADSP) or address
strobe controller (ADSC) are active. Subsequent burst
addresses can be internally generated as controlled by the
advance pin (ADV).
The
CY7C1381D/CY7C1383D/CY7C1381F/CY7C1383F
operates from a +3.3V core power supply while all outputs
operate with a +2.5V or +3.3V supply. All inputs and outputs
are JEDEC-standard and JESD8-5-compatible.
Selection Guide
133 MHz
Maximum Access Time
Maximum Operating Current
Maximum CMOS Standby Current
6.5
210
70
100 MHz
8.5
175
70
Unit
ns
mA
mA
Notes:
1. For best practices or recommendations, please refer to the Cypress application note AN1064,
SRAM System Design Guidelines
on
www.cypress.com.
2. CE
3,
CE
2
are for TQFP and 165 FBGA packages only. 119 BGA is offered only in 1 chip enable.
Cypress Semiconductor Corporation
Document #: 38-05544 Rev. *F
198 Champion Court
San Jose
,
CA 95134-1709
408-943-2600
Revised Feburary 07, 2007
[+] Feedback

CY7C1383D-100AXIT相似产品对比

CY7C1383D-100AXIT CY7C1381D-133AXIT CY7C1383D-100AXCT CY7C1381F-133BGCT
描述 Cache SRAM, 1MX18, 8.5ns, CMOS, PQFP100, 14 X 20 MM, 1.40 MM HEIGHT, LEAD FREE, PLASTIC, MS-026, TQFP-100 IC sram 18mbit 133mhz 100lqfp IC sram 18mbit 100mhz 100lqfp IC sram 18mbit 133mhz 119bga
赤裸裸的无助啊
刚刚发了一赤裸裸的技术贴,居然不通过,这可怎么混啊:Cry:...
syjhan 聊聊、笑笑、闹闹
仙童答题结果
仙童知识问题答题结果 ...
446739038 综合技术交流
请问有没有人做过08年的“超低功耗电子温度计”
如题,最近在做这个项目,由于菜鸟一个,各模块都弄出来了,但是在主程序里实现时却遇到了点问题。怎么判断是进入低功耗还是温度/时间切换显示,这个功能是通过按键扫描实现还是通过中断实现, ......
wfarlen 微控制器 MCU
STM32W手册为啥对RF部分讳莫如深
STM32W手册为啥对RF部分讳莫如深。 TI的CC2530 RF部分多详细啊。...
kevinliu stm32/stm8
激光对射的特点
激光对射的特点:   1.适于远距离工作。激光束的方向性极好,因此光能集中,传输效率非常高。在发射功率相同的条件下,在100m或200m远时的激光功率密度,是红外对射探测器功率密度的数百 ......
sdfttech 工业自动化与控制
两个的单片机之间通过MAX485进行通信的问题
各位大神,我最近在做一个实验,关于单片机之间用max485通信的问题,请问一下具体的程序怎么写?谁有这方面的资料和例程,麻烦提供一下,先谢谢啦!要求:利用max485模块,由单片机A发送数据, ......
寒霜 51单片机

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1554  996  1198  984  763  56  19  13  23  20 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved