电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

HI-6121PQTF

产品描述2 CHANNEL(S), 1M bps, MIL-STD-1553 CONTROLLER, PQCC64
产品类别半导体    嵌入式处理器和控制器   
文件大小514KB,共116页
制造商Holt Integrated Circuits
官网地址http://www.holtic.com/
下载文档 详细参数 全文预览

HI-6121PQTF概述

2 CHANNEL(S), 1M bps, MIL-STD-1553 CONTROLLER, PQCC64

HI-6121PQTF规格参数

参数名称属性值
最大数据传输率0.1250 MBps
外部数据总线宽度0.0
端子数量64
最小工作温度-55 Cel
最大工作温度125 Cel
加工封装描述9 X 9 MM, ROHS COMPLIANT, PLASTIC, QFN-64
each_compliYes
欧盟RoHS规范Yes
状态Active
microprocessor_microcontroller_peripheral_ic_typeSERIAL IO/COMMUNICATION CONTROLLER, MIL-STD-1553
地址总线宽度0.0
边界扫描NO
clock_frequency_max50 MHz
通信协议MIL STD 1553B
数据编码解码方法BIPH-LEVEL(MANCHESTER)
jesd_30_codeS-PQCC-N64
jesd_609_codee3
低功耗模式NO
moisture_sensitivity_level3
umber_of_serial_i_os2
包装材料PLASTIC/EPOXY
ckage_codeHVQCCN
包装形状SQUARE
包装尺寸CHIP CARRIER, HEAT SINK/SLUG, VERY THIN PROFILE
eak_reflow_temperature__cel_260
qualification_statusCOMMERCIAL
seated_height_max1 mm
额定供电电压3.3 V
最小供电电压3.15 V
最大供电电压3.45 V
表面贴装YES
工艺CMOS
温度等级MILITARY
端子涂层MATTE TIN
端子形式NO LEAD
端子间距0.5000 mm
端子位置QUAD
ime_peak_reflow_temperature_max__s_40
length9 mm
width9 mm

文档预览

下载PDF文档
November 2009
HI-6120
Parallel Bus Interface and
HI-6121
Serial Peripheral Interface (SPI)
MIL-STD-1553 Remote Terminal ICs
REMOTE TERMINAL FEATURES
·
Fully
integrated 3.3V Remote Terminal meets all
requirements for MIL-STD-1553B Notice 2
receive commands: indexed (single) buffering, ping-
pong (double) buffering and two circular buffer modes
GENERAL DESCRIPTION
The HI-6120 and HI-6121 provide a complete, integrated,
3.3V MIL-STD-1553 Remote Terminal in a monolithic
silicon gate CMOS device. Two host interface options are
offered: The HI-6120 uses a 16-bit parallel host bus
interface for access to registers and RAM and is offered in
a 100-pin plastic quad flat pack (PQFP). The HI-6121 has a
4-wire SPI (Serial Peripheral Interface) host connection
and comes in a reduced pin count 52-pin PQFP or 64-pin
QFN. Both devices handle all aspects of the MIL-STD-
1553 protocol, including message encoding, decoding,
error detection, illegal command detection and data
buffering. Host data management is simplified by storing
message information and data within the on-chip 32K x 16
static RAM.
A descriptor table in shared RAM provides fully
programmable memory management. Multiple descriptor
tables can be implemented for fast context switching.
Transmit and receive commands can use any of four
different data buffer modes: indexed (single) buffering,
ping-pong (double) buffering or two circular buffer
schemes. Transmit and receive commands for each
subaddress may use different buffer modes. Mode code
commands employ a simple scheme for storing mode data
and message information with programmable interrupts.
The device provides internal illegalization capability,
allowing any subset of subaddress, command T/R bit,
broadcast vs non-broadcast and word count (or mode
code) to be illegalized, resulting in a total of 4,096 possible
combinations. The illegalization table resides in internal
RAM. The RT can also operate without illegal command
detection, providing “in form” responses to all valid
commands. Broadcast command recognition is optional.
The HI-6120 and HI-6121 provide programmable
interrupts for automatic message handling, message
status and general status. A host interrupt history log
maintains information about the last 16 interrupts.
The HI-6120 and HI-6121 can be configured for automatic
self-initialization. A dedicated SPI port reads data from
external serial EEPROM memory to fully configure the
descriptor table, illegalization table and host interrupts.
Internal dual-redundant transceivers provide direct
connection to bus isolation transformers. The device is
offered with industrial temperature range. Extended
temperature range is also offered, with optional burn-in. A
“RoHS compliant” lead-free option is offered.
HI-6120 Rev New
·
Four data buffer methods for subaddress transmit and
·
Independently
selectable data buffer modes for
transmit and receive commands on each subaddress
·
Simplified mode code command handling
·
Integral 16-bit Time-Tag counter has programmable
options for clock, interrupts and auto-synchronization
·
Message
information and time-tag words are stored
with message data words for all transacted messages
data from broadcast messages may be optionally
separated from non-broadcast received data
·
In compliance with MIL-STD-1553B Notice 2, received
·
Optional interrupt log buffer stores the most recent 16
interrupts to minimize host service duties
·
Optional illegal command detection uses internal table
·
Optional automatic self-initialization at reset
·
+/- 8kV ESD Protection (HBM, all pins)
·
MIL-STD-1760 compliant
PIN CONFIGURATION (Top View)
HI-6121 in 52-PQFP Package
52 - TXINHB
51 - TXINHA
50 - AUTOEN
49 - VCC
48 - GND
47 - SSYSF
46 - ACTIVE
45 - READY
44 - TTCLK
43 - ACKINT
42 - INTMES
41 - INTHW
40 - BENDI
COMP - 1
CE - 2
MODE - 3
SI - 4
SCK - 5
SO - 6
MCLK - 7
RTA0 - 8
RTA1 - 9
RTA2 - 10
MR - 11
RTA3 - 12
RTA4 - 13
HI-6121PQx
39 - TEST
38 - LOCK
37 - MTSTOFF
36 - BUSA
35 - VCCP
34 - BUSA
33 - BUSB
32 - VCCP
31 - BUSB
30 - TEST0
29 - TEST1
28 - TEST2
27 - TEST3
HOLT INTEGRATED CIRCUITS
www.holtic.com
RTAP - 14
MISO - 15
MOSI - 16
VCC - 17
GND - 18
ECS - 19
EECOPY - 20
ESCK - 21
EE1K - 22
TEST7 - 23
TEST6 - 24
TEST5 - 25
TEST4 - 26
11/09

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 828  1292  279  228  2613  34  10  8  30  13 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved