电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

MAX3639ETM+

产品描述Low-Jitter, Wide Frequency Range, Programmable Clock Generator with 10 Outputs
产品类别嵌入式处理器和控制器    微控制器和处理器   
文件大小3MB,共24页
制造商Maxim(美信半导体)
官网地址https://www.maximintegrated.com/en.html
标准
下载文档 详细参数 选型对比 全文预览

MAX3639ETM+概述

Low-Jitter, Wide Frequency Range, Programmable Clock Generator with 10 Outputs

MAX3639ETM+规格参数

参数名称属性值
是否Rohs认证符合
零件包装代码QFN
包装说明HVQCCN, LCC48,.27SQ,20
针数48
Reach Compliance Codeunknow
ECCN代码EAR99
JESD-30 代码S-XQCC-N48
长度7 mm
端子数量48
最高工作温度85 °C
最低工作温度-40 °C
最大输出时钟频率800 MHz
封装主体材料UNSPECIFIED
封装代码HVQCCN
封装等效代码LCC48,.27SQ,20
封装形状SQUARE
封装形式CHIP CARRIER, HEAT SINK/SLUG, VERY THIN PROFILE
峰值回流温度(摄氏度)NOT SPECIFIED
电源3.3 V
主时钟/晶体标称频率350 MHz
认证状态Not Qualified
座面最大高度0.8 mm
最大压摆率365 mA
最大供电电压3.6 V
最小供电电压3 V
标称供电电压3.3 V
表面贴装YES
技术BICMOS
温度等级INDUSTRIAL
端子形式NO LEAD
端子节距0.5 mm
端子位置QUAD
处于峰值回流温度下的最长时间NOT SPECIFIED
宽度7 mm
uPs/uCs/外围集成电路类型CLOCK GENERATOR, OTHER
Base Number Matches1

文档预览

下载PDF文档
19-4911; Rev 0; 10/09
Low-Jitter, Wide Frequency Range,
Programmable Clock Generator with 10 Outputs
General Description
The MAX3639 is a highly flexible, precision phase-
locked loop (PLL) clock generator optimized for the next
generation of network equipment that demands low-jitter
clock generation and distribution for robust high-speed
data transmission. The device features subpicosecond
jitter generation, excellent power-supply noise rejection,
and pin-programmable LVDS/LVPECL output interfaces.
The MAX3639 provides nine differential outputs and
one LVCMOS output, divided into three banks. The fre-
quency and output interface of each output bank can be
individually programmed, making this device an ideal
replacement for multiple crystal oscillators and clock dis-
tribution ICs on a system board, saving cost and space.
This 3.3V IC is available in a 7mm x 7mm, 48-pin TQFN
package and operates from -40°C to +85°C.
S
Inputs
TION KIT
EVALUA BLE
AVAILA
Features
Crystal Interface: 18MHz to 33.5MHz
LVCMOS Input: 15MHz to 160MHz
Differential Input: 15MHz to 350MHz
Outputs
LVCMOS Output: Up to 160MHz
LVPECL/LVDS Outputs: Up to 800MHz
Three Individual Output Banks
Pin-Programmable Dividers
Pin-Programmable Output Interface
Wide VCO Tuning Range (3.60GHz to 4.025GHz)
Low Phase Jitter
0.34ps
RMS
(12kHz to 20MHz)
0.14ps
RMS
(1.875MHz to 20MHz)
Excellent Power-Supply Noise Rejection
-40NC to +85NC Operating Temperature Range
+3.3V Supply
MAX3639
S
S
S
S
S
S
S
Applications
Ethernet Switch/Router
Wireless Base Station
SONET/SDH Line Cards
PCIe
M
, Network
Processors
Fibre Channel SAN
Ordering Information
PART
MAX3639ETM+
TEMP RANGE
-40NC to +85NC
PIN-PACKAGE
48 TQFN-EP*
Typical Application Circuits and Pin Configuration appear at
end of data sheet.
+Denotes
a lead(Pb)-free/RoHS-compliant package.
*EP
= Exposed pad.
Functional Diagram
LVPECL/LVDS
QA0
QA0
LVPECL/LVDS
QA1
QA1
LVPECL/LVDS
QA2
QA2
MAX3639
XOUT
XO
XIN
LVCMOS
CIN
PLL, DIVIDERS, MUXES
VCO
LVPECL/LVDS
LVPECL/LVDS
QA3
QA3
LVPECL/LVDS
QA4
QA4
QB0
QB0
LVPECL
DIN
DIN
LVPECL/LVDS
QB1
QB1
LVPECL/LVDS
QB2
QB2
LVPECL/LVDS
QC
QC
LVCMOS
QCC
PCIe is a registered trademark of PCI-SIG Corp.
_______________________________________________________________
Maxim Integrated Products
1
For pricing, delivery, and ordering information, please contact Maxim Direct at 1-888-629-4642,
or visit Maxim’s website at www.maxim-ic.com.

MAX3639ETM+相似产品对比

MAX3639ETM+ MAX3639
描述 Low-Jitter, Wide Frequency Range, Programmable Clock Generator with 10 Outputs Low-Jitter, Wide Frequency Range, Programmable Clock Generator with 10 Outputs

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1130  1819  719  587  964  23  37  15  12  20 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved