电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

BUS-65163-170K

产品描述Mil-Std-1553 Controller, 2 Channel(s), 0.125MBps, CMOS, CDFP70, 1.900 X 1 INCH, 0.215 INCH HEIGHT, FP-70
产品类别嵌入式处理器和控制器    微控制器和处理器   
文件大小361KB,共40页
制造商Data Device Corporation
下载文档 详细参数 全文预览

BUS-65163-170K概述

Mil-Std-1553 Controller, 2 Channel(s), 0.125MBps, CMOS, CDFP70, 1.900 X 1 INCH, 0.215 INCH HEIGHT, FP-70

BUS-65163-170K规格参数

参数名称属性值
厂商名称Data Device Corporation
零件包装代码DFP
包装说明DFP,
针数70
Reach Compliance Codecompliant
地址总线宽度14
边界扫描NO
最大时钟频率16 MHz
通信协议MIL-STD-1553B; MIL-STD-1760B
数据编码/解码方法BIPH-LEVEL(MANCHESTER)
最大数据传输速率0.125 MBps
外部数据总线宽度16
JESD-30 代码R-CDFP-F70
JESD-609代码e4
低功率模式NO
串行 I/O 数2
端子数量70
最高工作温度125 °C
最低工作温度-55 °C
封装主体材料CERAMIC, METAL-SEALED COFIRED
封装代码DFP
封装形状RECTANGULAR
封装形式FLATPACK
认证状态Not Qualified
座面最大高度5.46 mm
最大供电电压5.5 V
最小供电电压4.5 V
标称供电电压5 V
表面贴装YES
技术CMOS
温度等级MILITARY
端子面层GOLD
端子形式FLAT
端子节距1.27 mm
端子位置DUAL
uPs/uCs/外围集成电路类型SERIAL IO/COMMUNICATION CONTROLLER, MIL-STD-1553
Base Number Matches1

文档预览

下载PDF文档
BUS-65153
Make sure the next
Card you purchase
has...
®
MIL-STD-1553B, NOTICE 2 AND
MIL-STD-1760B SMALL TERMINAL
INTERFACE CIRCUIT “STIC”
FEATURES
Supports MIL-STD-1553B Notice 2 and
MIL-STD-1760 Stores Management
Complete Intergrated Remote
Terminal Including:
•Dual
Low-Power Transceiver
•Complete
RT Protocol Logic
Small, 70-Pin Ceramic Package
Choice of 5V or 3.3V Logic Power
Meets 1553A/McAir Response Time
Requirements
Selectable 8/16-bit DMA Interface
DESCRIPTION
The BUS-65153 is a complete, dual redundant MIL-STD-1553B
Remote Terminal. Packaged in a 1.9" x 1.0" x 0.2", 70-pin ceramic
package, the BUS-65153 provides the transmitter voltage level
required by MIL-STD-1760. Also in support of MIL-STD-1760, the RT
address inputs are latchable.
The BUS-65153 contains two low power transceivers and a DDC custom
designed chip. This chip includes dual encoder/decoder, RT protocol logic, tri-
state data buffers, and DMA transfer control logic.The BUS-65153 supports all
13 dual redundant mode codes, any combination of which may be illegalized
by an external PROM, PLD, or RAM device.
Parallel data transfers are accomplished via a DMA type interface. Both 8-bit
and 16-bit transfers are supported.
The BUS-65153 can be easily interfaced to most CPU's. In addition,
the BUS-65153 can interface directly to minimum complexity subsys-
tems such as switches, D/A converters, etc.
The address bus and transfer control signals may be configured for either two-
state or three-state operation.Use of the three-state address mode reduces the
number of external components required for a DMA processor interface.
The input clock frequency is user selectable for either 12 or 16 MHz. In the
12 MHz mode, the decoder operates at 24 MHz, providing superior word error
rate and zero crossing distortion tolerance. The Busy, Service Request, and
Subsystem Flag RT Status Word bits are provided as discrete pins, allowing for
easy access by the subsystem.
Various message timing and error flag indicators are provided to facil-
itate the subsystem interface.
Optional Tri-State Address Bus and
Transfer Control Signals
Direct Interface to Simple Systems
Selectable Input Clock, 12 or 16 MHz
MIL-PRF-38535 Processing Available
FOR MORE INFORMATION CONTACT:
Data Device Corporation
105 Wilbur Place
Bohemia, New York 11716
631-567-5600 Fax: 631-567-7358
www.ddc-web.com
Technical Support:
1-800-DDC-5757 ext. 7771
©
2000 Data Device Corporation

技术资料推荐更多

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 835  2507  267  2319  656  17  51  6  47  14 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved