电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

GS881E32CT-200V

产品描述Cache SRAM, 256KX32, 6.5ns, CMOS, PQFP100, TQFP-100
产品类别存储    存储   
文件大小512KB,共37页
制造商GSI Technology
官网地址http://www.gsitechnology.com/
下载文档 详细参数 全文预览

GS881E32CT-200V概述

Cache SRAM, 256KX32, 6.5ns, CMOS, PQFP100, TQFP-100

GS881E32CT-200V规格参数

参数名称属性值
是否无铅含铅
是否Rohs认证不符合
厂商名称GSI Technology
零件包装代码QFP
包装说明LQFP,
针数100
Reach Compliance Codecompliant
ECCN代码3A991.B.2.B
最长访问时间6.5 ns
其他特性PIPELINED/FLOW-THROUGH ARCHITECTURE, IT ALSO OPERATES WITH 2.3 V TO 2.7 V SUPPLY
JESD-30 代码R-PQFP-G100
长度20 mm
内存密度8388608 bit
内存集成电路类型CACHE SRAM
内存宽度32
功能数量1
端子数量100
字数262144 words
字数代码256000
工作模式SYNCHRONOUS
最高工作温度70 °C
最低工作温度
组织256KX32
封装主体材料PLASTIC/EPOXY
封装代码LQFP
封装形状RECTANGULAR
封装形式FLATPACK, LOW PROFILE
并行/串行PARALLEL
峰值回流温度(摄氏度)NOT SPECIFIED
认证状态Not Qualified
座面最大高度1.6 mm
最大供电电压 (Vsup)2 V
最小供电电压 (Vsup)1.7 V
标称供电电压 (Vsup)1.8 V
表面贴装YES
技术CMOS
温度等级COMMERCIAL
端子形式GULL WING
端子节距0.65 mm
端子位置QUAD
处于峰值回流温度下的最长时间NOT SPECIFIED
宽度14 mm
Base Number Matches1

文档预览

下载PDF文档
GS881E18/32/36C(T/D)-xxxV
100-Pin TQFP & 165-bump BGA
Commercial Temp
Features
• FT pin for user-configurable flow through or pipeline
operation
• Dual Cycle Deselect (DCD) operation
• IEEE 1149.1 JTAG-compatible Boundary Scan
• 1.8 V or 2.5 V +10%/–10% core power supply
• 1.8 V or 2.5 V I/O supply
• LBO pin for Linear or Interleaved Burst mode
• Internal input resistors on mode pins allow floating mode pins
• Default to Interleaved Pipeline mode
• Byte Write (BW) and/or Global Write (GW) operation
• Internal self-timed write cycle
• Automatic power-down for portable applications
• JEDEC-standard 100-lead TQFP and 165-bump BGA
packages
• RoHS-compliant 100-lead TQFP and 165-bump BGA
packages available
512K x 18, 256K x 32, 256K x 36
9Mb Sync Burst SRAMs
250 MHz–150 MHz
1.8 V or 2.5 V V
DD
1.8 V or 2.5 V I/O
Linear Burst Order (LBO) input. The Burst function need not
be used. New addresses can be loaded on every cycle with no
degradation of chip performance.
Flow Through/Pipeline Reads
The function of the Data Output register can be controlled by
the user via the FT mode pin (Pin 14). Holding the FT mode
pin low places the RAM in Flow Through mode, causing
output data to bypass the Data Output Register. Holding FT
high places the RAM in Pipeline mode, activating the rising-
edge-triggered Data Output Register.
DCD Pipelined Reads
The GS881E18/32/36C(T/D)-xxxV is a DCD (Dual Cycle
Deselect) pipelined synchronous SRAM. SCD (Single Cycle
Deselect) versions are also available. DCD SRAMs pipeline
disable commands to the same degree as read commands. DCD
RAMs hold the deselect command for one full cycle and then
begin turning off their outputs just after the second rising edge
of clock.
Byte Write and Global Write
Byte write operation is performed by using Byte Write enable
(BW) input combined with one or more individual byte write
signals (Bx). In addition, Global Write (GW) is available for
writing all bytes at one time, regardless of the Byte Write
control inputs.
Sleep Mode
Low power (Sleep mode) is attained through the assertion
(High) of the ZZ signal, or by stopping the clock (CK).
Memory data is retained during Sleep mode.
Core and Interface Voltages
The GS881E18/32/36C(T/D)-xxxV operates on a 1.8 V or 2.5
V power supply. All input are 2.5 V and 1.8 V compatible.
Separate output power (V
DDQ
) pins are used to decouple
output noise from the internal circuits and are 2.5 V and 1.8 V
compatible.
Functional Description
Applications
The GS881E18/32/36C(T/D)-xxxV is a 9,437,184-bit high
performance synchronous SRAM with a 2-bit burst address
counter. Although of a type originally developed for Level 2
Cache applications supporting high performance CPUs, the
device now finds application in synchronous SRAM
applications, ranging from DSP main store to networking chip
set support.
Controls
Addresses, data I/Os, chip enable (E1), address burst control
inputs (ADSP, ADSC, ADV) and write control inputs (Bx,
BW, GW) are synchronous and are controlled by a positive-
edge-triggered clock input (CK). Output enable (G) and power
down control (ZZ) are asynchronous inputs. Burst cycles can
be initiated with either ADSP or ADSC inputs. In Burst mode,
subsequent burst addresses are generated internally and are
controlled by ADV. The burst address counter may be
configured to count in either linear or interleave order with the
Parameter Synopsis
-250
Pipeline
3-1-1-1
t
KQ
tCycle
Curr (x18)
Curr (x32/x36)
t
KQ
tCycle
Curr (x18)
Curr (x32/x36)
3.0
4.0
175
200
5.5
5.5
135
155
-200
3.0
5.0
150
165
6.5
6.5
125
140
-150
3.8
6.7
125
145
7.5
7.5
113
125
Unit
ns
ns
mA
mA
ns
ns
mA
mA
Flow Through
2-1-1-1
Rev: 1.04 6/2012
1/37
© 2011, GSI Technology
Specifications cited are subject to change without notice. For latest documentation see http://www.gsitechnology.com.
初学stm32串口,不知道哪里出错?帮忙看一下
//用的是串口3,目的是想从电脑发过来7字节数据,完成后再返回 //端口配置部分, void PBioConfig(void) { GPIO_InitTypeDef GPIO_InitStructure; //éùÃ÷ò ......
ena stm32/stm8
如何禁止刻录机刻录光盘?也即如何禁用刻录机?
如题,如何禁止刻录机刻录光盘?也即如何禁用刻录机?...
zhaoyanfeng 嵌入式系统
请教initial 问题
此贴已结贴 本帖最后由 lwj1861 于 2012-9-9 18:23 编辑 ]...
lwj1861 FPGA/CPLD
Linux&intel386操作系统群,欢迎加入。
各位好!Linux&intel386操作系统群 刚刚成立!欢迎各位高手加入共同学习!我们的目标是,透彻掌握linux在i386上的实现过程!做1位真正的高手!!您进入本群的条件是您必须掌握以下内容:掌握计 ......
xboy3721 Linux开发
两用玩具车。超酷!
这辆两用玩具车早在上世纪50年代就由两位德国设计师提出了设计想法。如今,一家公司看中了它在儿童玩具市场的广阔发展空间,经过改进,将其推入市场。它既可以当作玩具汽车,也可以将其翻转过来 ......
xyh_521 创意市集
经典书籍:宽带放大器设计
初次拜访,送份薄礼:Artech House出版的《Broadband Microwave Amplifiers》,大家共同进步。大派送了!!!...
随心 无线连接

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1777  462  2480  1868  2296  36  10  50  38  47 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved