电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

IDT71256SA20SOG1

产品描述Standard SRAM, 32KX8, 20ns, CMOS, PDSO28, 0.300 INCH, ROHS COMPLIANT, SOIC-28
产品类别存储    存储   
文件大小85KB,共8页
制造商IDT (Integrated Device Technology)
标准
下载文档 详细参数 全文预览

IDT71256SA20SOG1概述

Standard SRAM, 32KX8, 20ns, CMOS, PDSO28, 0.300 INCH, ROHS COMPLIANT, SOIC-28

IDT71256SA20SOG1规格参数

参数名称属性值
是否Rohs认证符合
厂商名称IDT (Integrated Device Technology)
零件包装代码SOIC
包装说明0.300 INCH, ROHS COMPLIANT, SOIC-28
针数28
Reach Compliance Codeunknown
ECCN代码EAR99
最长访问时间20 ns
I/O 类型COMMON
JESD-30 代码R-PDSO-G28
JESD-609代码e3
长度17.9324 mm
内存密度262144 bit
内存集成电路类型STANDARD SRAM
内存宽度8
湿度敏感等级1
功能数量1
端子数量28
字数32768 words
字数代码32000
工作模式ASYNCHRONOUS
最高工作温度125 °C
最低工作温度-40 °C
组织32KX8
输出特性3-STATE
封装主体材料PLASTIC/EPOXY
封装代码SOP
封装等效代码SOP28,.4
封装形状RECTANGULAR
封装形式SMALL OUTLINE
并行/串行PARALLEL
峰值回流温度(摄氏度)260
电源5 V
认证状态Not Qualified
座面最大高度2.6416 mm
最大待机电流0.015 A
最小待机电流4.5 V
最大压摆率0.07 mA
最大供电电压 (Vsup)5.5 V
最小供电电压 (Vsup)4.5 V
标称供电电压 (Vsup)5 V
表面贴装YES
技术CMOS
温度等级AUTOMOTIVE
端子面层Matte Tin (Sn) - annealed
端子形式GULL WING
端子节距1.27 mm
端子位置DUAL
处于峰值回流温度下的最长时间30
宽度7.5184 mm
Base Number Matches1

文档预览

下载PDF文档
CMOS Static RAM
for Automotive Applications
256K (32K x 8-Bit)
Features
IDT71256SA
Description
The IDT71256SA is a 262,144-bit high-speed Static RAM organized
as 32K x 8. It is fabricated using IDT’s high-perfomance, high-reliability
CMOS technology. This state-of-the-art technology, combined with
innovative circuit design techniques, provides a cost-effective solution for
high-speed memory needs for automotive applications.
The IDT71256SA has an output enable pin which operates as fast as
6ns, with address access times as fast as 12ns. All bidirectional inputs and
outputs of the IDT71256SA are TTL-compatible and operation is from a
single 5V supply. Fully static asynchronous circuitry is used, requiring no
clocks or refresh for operation.
The IDT71256SA is packaged in 28-pin, 300 mil (SOIC).
32K x 8 advanced high-speed CMOS static RAM
Automotive temperature options
Equal access and cycle times
– Automotive: 12/15/20/25/35/55ns
One Chip Select plus one Output Enable pin
Bidirectional data inputs and outputs directly
TTL-compatible
Low power consumption via chip deselect
Automotive product available in 28-pin, 300 mil (SOIC)
package
Functional Block Diagram
A
0
A
1
A
2
A
3
A
4
A
5
A
6
A
7
A
8
A
9
A
10
A
11
A
12
A
13
A
14
ADDRESS
DECODER
262,144-BIT
MEMORY
ARRAY
,
I/O
0 -
I/O
7
8
8
I/O CONTROL
6819 drw 01
CS
WE
OE
CONTROL
LOGIC
FEBRUARY 2006
1
©2006 Integrated Device Technology, Inc.
DSC-6819/0B

技术资料推荐更多

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1402  1809  1469  2667  1458  29  37  30  54  55 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved