电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

IS42S83200G-7TLI

产品描述Synchronous DRAM, 32MX8, 5.4ns, CMOS, PDSO54, 0.400 INCH, ROHS COMPLIANT, TSOP2-54
产品类别存储    存储   
文件大小951KB,共63页
制造商Integrated Silicon Solution ( ISSI )
标准
下载文档 详细参数 全文预览

IS42S83200G-7TLI在线购买

供应商 器件名称 价格 最低购买 库存  
IS42S83200G-7TLI - - 点击查看 点击购买

IS42S83200G-7TLI概述

Synchronous DRAM, 32MX8, 5.4ns, CMOS, PDSO54, 0.400 INCH, ROHS COMPLIANT, TSOP2-54

IS42S83200G-7TLI规格参数

参数名称属性值
是否Rohs认证符合
厂商名称Integrated Silicon Solution ( ISSI )
零件包装代码TSOP2
包装说明0.400 INCH, ROHS COMPLIANT, TSOP2-54
针数54
Reach Compliance Codecompliant
ECCN代码EAR99
Factory Lead Time8 weeks
访问模式FOUR BANK PAGE BURST
最长访问时间5.4 ns
其他特性AUTO/SELF REFRESH
最大时钟频率 (fCLK)143 MHz
I/O 类型COMMON
交错的突发长度1,2,4,8
JESD-30 代码R-PDSO-G54
长度22.22 mm
内存密度268435456 bit
内存集成电路类型SYNCHRONOUS DRAM
内存宽度8
功能数量1
端口数量1
端子数量54
字数33554432 words
字数代码32000000
工作模式SYNCHRONOUS
最高工作温度85 °C
最低工作温度-40 °C
组织32MX8
输出特性3-STATE
封装主体材料PLASTIC/EPOXY
封装代码TSOP2
封装等效代码TSOP54,.46,32
封装形状RECTANGULAR
封装形式SMALL OUTLINE, THIN PROFILE
峰值回流温度(摄氏度)NOT SPECIFIED
电源3.3 V
认证状态Not Qualified
刷新周期8192
座面最大高度1.2 mm
自我刷新YES
连续突发长度1,2,4,8,FP
最大待机电流0.004 A
最大压摆率0.13 mA
最大供电电压 (Vsup)3.6 V
最小供电电压 (Vsup)3 V
标称供电电压 (Vsup)3.3 V
表面贴装YES
技术CMOS
温度等级INDUSTRIAL
端子形式GULL WING
端子节距0.8 mm
端子位置DUAL
处于峰值回流温度下的最长时间NOT SPECIFIED
宽度10.16 mm
Base Number Matches1

文档预览

下载PDF文档
IS42S83200G, IS42S16160G
IS45S83200G, IS45S16160G
32Meg x 8, 16Meg x16
256Mb SYNCHRONOUS DRAM
FEATURES
• Clock frequency: 200,166, 143 MHz
• Fully synchronous; all signals referenced to a
positive clock edge
• Internal bank for hiding row access/precharge
• Single Power supply: 3.3V + 0.3V
• LVTTL interface
• Programmable burst length
– (1, 2, 4, 8, full page)
• Programmable burst sequence:
Sequential/Interleave
• Auto Refresh (CBR)
• Self Refresh
• 8K refresh cycles every 32 ms (A2 grade) or
64 ms (commercial, industrial, A1 grade)
• Random column address every clock cycle
• Programmable CAS latency (2, 3 clocks)
• Burst read/write and burst read/single write
operations capability
• Burst termination by burst stop and precharge
command
DECEMBER 2013
OVERVIEW
ISSI
's 256Mb Synchronous DRAM achieves high-speed
data transfer using pipeline architecture. All inputs and
outputs signals refer to the rising edge of the clock input.
The 256Mb SDRAM is organized as follows.
IS42S83200G
54-pin TSOPII
54-ball BGA
IS42S16160G
54-pin TSOPII
54-ball BGA
8M x 8 x 4 Banks 4M x16x4 Banks
KEY TIMING PARAMETERS
Parameter
Clk Cycle Time
CAS Latency = 3
CAS Latency = 2
Clk Frequency
CAS Latency = 3
CAS Latency = 2
Access Time from Clock
CAS Latency = 3
CAS Latency = 2
-5
5
10
200
100
5
5
-6
6
10
166
100
5.4
5.4
-7
7
7.5
143
133
5.4
5.4
Unit
ns
ns
Mhz
Mhz
ns
ns
OPTIONS
• Package:
54-pin TSOP-II
54-ball BGA
• Operating Temperature Range:
Commercial (0
o
C to +70
o
C)
Industrial (-40
o
C to +85
o
C)
Automotive Grade A1 (-40
o
C to +85
o
C)
Automotive Grade A2 (-40
o
C to +105
o
C)
ADDRESS TABLE
Parameter
Configuration
Refresh Count
32M x 8
8M x 8 x 4
banks
Com./Ind. 8K/64ms
A1 8K/64ms
A2 8K/32ms
A0-A12
A0-A9
BA0, BA1
A10/AP
16M x 16
4M x 16 x 4
banks
8K/64ms
8K/64ms
8K/32ms
A0-A12
A0-A8
BA0, BA1
A10/AP
Row Addresses
Column Addresses
Bank Address Pins
Auto Precharge Pins
Copyright © 2013 Integrated Silicon Solution, Inc. All rights reserved. ISSI reserves the right to make changes to this specification and its products at any time
without notice. ISSI assumes no liability arising out of the application or use of any information, products or services described herein. Customers are advised to
obtain the latest version of this device specification before relying on any published information and before placing orders for products.
Integrated Silicon Solution, Inc. does not recommend the use of any of its products in life support applications where the failure or malfunction of the product can
reasonably be expected to cause failure of the life support system or to significantly affect its safety or effectiveness. Products are not authorized for use in such
applications unless Integrated Silicon Solution, Inc. receives written assurance to its satisfaction, that:
a.) the risk of injury or damage has been minimized;
b.) the user assume all such risks; and
c.) potential liability of Integrated Silicon Solution, Inc is adequately protected under the circumstances
Integrated Silicon Solution, Inc. — www.issi.com
Rev. F
12/9/2013
1

技术资料推荐更多

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 2844  694  979  921  1936  40  17  54  34  2 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved