电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

CY7C1440V25-200AC

产品描述Cache SRAM, 1MX36, 3ns, CMOS, PQFP100, 14 X 20 MM, 1.40 MM HEIGHT, PLASTIC, TQFP-100
产品类别存储    存储   
文件大小967KB,共30页
制造商Cypress(赛普拉斯)
下载文档 详细参数 全文预览

CY7C1440V25-200AC概述

Cache SRAM, 1MX36, 3ns, CMOS, PQFP100, 14 X 20 MM, 1.40 MM HEIGHT, PLASTIC, TQFP-100

CY7C1440V25-200AC规格参数

参数名称属性值
是否无铅含铅
是否Rohs认证不符合
厂商名称Cypress(赛普拉斯)
零件包装代码QFP
包装说明LQFP,
针数100
Reach Compliance Codecompliant
ECCN代码3A991.B.2.A
最长访问时间3 ns
JESD-30 代码R-PQFP-G100
JESD-609代码e0
长度20 mm
内存密度37748736 bit
内存集成电路类型CACHE SRAM
内存宽度36
湿度敏感等级3
功能数量1
端子数量100
字数1048576 words
字数代码1000000
工作模式SYNCHRONOUS
最高工作温度70 °C
最低工作温度
组织1MX36
封装主体材料PLASTIC/EPOXY
封装代码LQFP
封装形状RECTANGULAR
封装形式FLATPACK, LOW PROFILE
并行/串行PARALLEL
峰值回流温度(摄氏度)225
认证状态Not Qualified
座面最大高度1.6 mm
最大供电电压 (Vsup)2.625 V
最小供电电压 (Vsup)2.375 V
标称供电电压 (Vsup)2.5 V
表面贴装YES
技术CMOS
温度等级COMMERCIAL
端子面层TIN LEAD (800)
端子形式GULL WING
端子节距0.65 mm
端子位置QUAD
处于峰值回流温度下的最长时间30
宽度14 mm
Base Number Matches1

文档预览

下载PDF文档
PRELIMINARY
CY7C1446V25
CY7C1442V25
CY7C1440V25
1M x 36/2M x 18/512K x 72 Pipelined SRAM
Features
Fast clock speed: 300,250,200, and 167 MHz
Provide high-performance 3-1-1-1 access rate
Fast access time: 2.3, 2.7, 3.0 and 3.5 ns
Optimal for depth expansion
Single 2.5V + 5% / -5%
Separate V
DDQ
for 2.5V or 1.8V I/O
Common data inputs and data outputs
Byte Write Enable and Global Write control
Chip enable for address pipeline
Address, data, and control registers
Internally self-timed Write Cycle
Burst control pins (interleaved or linear burst
sequence)
Automatic power-down for portable applications
High-density, high-speed packages
JTAG boundary scan for BGA packaging version
Available in 119-ball bump BGA, 165-ball FBGA, and
100-lead TQFP packages (CY7C1440V25 and
CY7C1446V25). 209 FBGA package for CY7C1446V25.
address-pipelining Chip Enable (CE), burst control inputs
(ADSC, ADSP, and ADV), Write enables (BWa, BWb, BWc,
BWd, and BWE), and Global Write (GW).
Asynchronous inputs include the Output Enable (OE) and
burst mode control (MODE). The data (DQ
a,b,c,d
) and the data
parity (DP
a,b,c,d
) outputs, enabled by OE, are also
asynchronous.
DQ
a,b,c,d
and DP
a,b,c,d
apply to CY7C1440V25, DQ
a,b,c,d,e,f,g,h
and DP
a,b,c,d,e,f,g,h
apply to CY7C1446V25, and DQ
a,b
and
DP
a,b
apply to CY7C1446V25. a, b, c, d, e, f, g, and h each are
eight bits wide in the case of DQ and one bit wide in the case
of DP.
Addresses and chip enables are registered with either
Address Status Processor (ADSP) or Address Status
Controller (ADSC) input pins. Subsequent burst addresses
can be internally generated as controlled by the Burst Advance
Pin (ADV).
Address, data inputs, and Write controls are registered on-chip
to initiate self-timed Write cycle. Write cycles can be one to
four bytes wide as controlled by the Write control inputs.
Individual byte Write allows individual byte to be written. BWa
controls DQa and DPa. BWb controls DQb and DPb. BWc
controls DQc and DPd. BWd controls DQ and DPd. BWe
controls DQe and DPe. BWf controls DQf and DPf. BWg
controls DQg and DPg. BWh controls DQh and DPh. BWa,
BWb, BWc, BWd, BWe, BWf, BWg, and BWh can be active
only with BWE being LOW. GW being LOW causes all bytes
to be written. Write pass-through capability allows written data
available at the output for the immediately next Read cycle.
This device also incorporates pipelined enable circuit for easy
depth expansion without penalizing system performance.
All inputs and outputs of the CY7C1440V25, CY7C1446V25,
and the CY7C1446V25 are JEDEC-standard JESD8-5-
compatible.
Functional Description
The Cypress Synchronous Burst SRAM family employs
high-speed, low-power CMOS designs using advanced
single-layer polysilicon, triple-layer metal technology. Each
memory cell consists of six transistors.
The CY7C1440V25, CY7C1446V25, and CY7C1446V25
SRAMs integrate 1,048,576 × 36/2,097,152 × 18, and
524,288 × 72 SRAM cells with advanced synchronous
peripheral circuitry and a two-bit counter for internal burst
operation. All synchronous inputs are gated by registers
controlled by a positive-edge-triggered Clock Input (CLK). The
synchronous inputs include all addresses, all data inputs,
Selection Guide
CY7C1440V25
CY7C1446V25
CY7C1446V25
-300
2.2
TBD
TBD
CY7C1440V25
CY7C1446V25
CY7C1446V25
-250
2.4
TBD
TBD
CY7C1440V25
CY7C1446V25
CY7C1446V25
-200
3.1
TBD
TBD
CY7C1440V25 Unit
CY7C1446V25
CY7C1446V25
-167
3.5
ns
TBD
mA
TBD
mA
Maximum Access Time
Maximum Operating Current
Maximum CMOS Standby Current
Commercial
Cypress Semiconductor Corporation
Document #: 38-05187 Rev. **
3901 North First Street
San Jose
CA 95134 • 408-943-2600
Revised April 18, 2002

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 594  923  2731  1498  1723  12  19  55  31  35 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved