电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

IS62WV2568BLL-70TI

产品描述Standard SRAM, 256KX8, 70ns, CMOS, PDSO32, 8 X 13.40 MM, MO-183, TSOP1-32
产品类别存储    存储   
文件大小476KB,共14页
制造商ABLIC
下载文档 详细参数 全文预览

IS62WV2568BLL-70TI在线购买

供应商 器件名称 价格 最低购买 库存  
IS62WV2568BLL-70TI - - 点击查看 点击购买

IS62WV2568BLL-70TI概述

Standard SRAM, 256KX8, 70ns, CMOS, PDSO32, 8 X 13.40 MM, MO-183, TSOP1-32

IS62WV2568BLL-70TI规格参数

参数名称属性值
厂商名称ABLIC
零件包装代码TSOP1
包装说明TSOP1,
针数32
Reach Compliance Codeunknown
ECCN代码3A991.B.2.A
最长访问时间70 ns
JESD-30 代码R-PDSO-G32
长度11.8 mm
内存密度2097152 bit
内存集成电路类型STANDARD SRAM
内存宽度8
功能数量1
端子数量32
字数262144 words
字数代码256000
工作模式ASYNCHRONOUS
最高工作温度85 °C
最低工作温度-40 °C
组织256KX8
封装主体材料PLASTIC/EPOXY
封装代码TSOP1
封装形状RECTANGULAR
封装形式SMALL OUTLINE, THIN PROFILE
并行/串行PARALLEL
认证状态Not Qualified
座面最大高度1.25 mm
最大供电电压 (Vsup)3.6 V
最小供电电压 (Vsup)2.5 V
标称供电电压 (Vsup)3 V
表面贴装YES
技术CMOS
温度等级INDUSTRIAL
端子形式GULL WING
端子节距0.5 mm
端子位置DUAL
宽度8 mm
Base Number Matches1

文档预览

下载PDF文档
IS62WV2568ALL
IS62WV2568BLL
256K x 8 LOW VOLTAGE,
ULTRA LOW POWER CMOS STATIC RAM
FEATURES
• High-speed access time: 45ns, 55ns, 70ns
• CMOS low power operation
– 36 mW (typical) operating
– 9 µW (typical) CMOS standby
• TTL compatible interface levels
• Single power supply
– 1.65V--2.2V V
cc
(62WV2568ALL)
– 2.5V--3.6V V
cc
(62WV2568BLL)
• Fully static operation: no clock or refresh
required
• Three state outputs
• Industrial temperature available
• Lead-free available
JANUARY 2010
DESCRIPTION
The
ISSI
IS62WV2568ALL / IS62WV2568BLL are high-
speed, 2M bit static RAMs organized as 256K words
by 8 bits. It is fabricated using
ISSI
's high-performance
CMOS technology. This highly reliable process coupled
with innovative circuit design techniques, yields high-
performance and low power consumption devices.
When
CS1
is HIGH (deselected) or when CS2 is LOW
(deselected) , the device assumes a standby mode at
which the power dissipation can be reduced down with
CMOS input levels.
Easy memory expansion is provided by using Chip Enable
and Output Enable inputs. The active LOW Write Enable
(WE)
controls both writing and reading of the memory.
The IS62WV2568ALL and IS62WV2568BLL are packaged
in the JEDEC standard 32-pin TSOP (TYPE I), sTSOP
(TYPE I), and 36-pin mini BGA.
FUNCTIONAL BLOCK DIAGRAM
A0-A17
DECODER
256K x 8
MEMORY ARRAY
VCC
GND
I/O
DATA
CIRCUIT
I/O0-I/O7
COLUMN I/O
CS2
CS1
OE
WE
CONTROL
CIRCUIT
Copyright © 2006 Integrated Silicon Solution, Inc. All rights reserved. ISSI reserves the right to make changes to this specification and its products at any time without
notice. ISSI assumes no liability arising out of the application or use of any information, products or services described herein. Customers are advised to obtain the lat-
est version of this device specification before relying on any published information and before placing orders for products.
Integrated Silicon Solution, Inc. — www.issi.com —
1-800-379-4774
Rev. H
1/6/10
1

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1593  1293  2574  2534  60  33  27  52  2  23 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved