电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

CY7C1387BV25-133AC

产品描述Cache SRAM, 1MX18, 4.2ns, CMOS, PQFP100, 14 X 20 MM, 1.40 MM HEIGHT, PLASTIC, TQFP-100
产品类别存储    存储   
文件大小808KB,共28页
制造商Cypress(赛普拉斯)
下载文档 详细参数 全文预览

CY7C1387BV25-133AC概述

Cache SRAM, 1MX18, 4.2ns, CMOS, PQFP100, 14 X 20 MM, 1.40 MM HEIGHT, PLASTIC, TQFP-100

CY7C1387BV25-133AC规格参数

参数名称属性值
是否无铅含铅
是否Rohs认证不符合
厂商名称Cypress(赛普拉斯)
零件包装代码QFP
包装说明14 X 20 MM, 1.40 MM HEIGHT, PLASTIC, TQFP-100
针数100
Reach Compliance Codecompliant
ECCN代码3A991.B.2.A
最长访问时间4.2 ns
其他特性PIPELINED ARCHITECTURE
最大时钟频率 (fCLK)133 MHz
I/O 类型COMMON
JESD-30 代码R-PQFP-G100
JESD-609代码e0
长度20 mm
内存密度18874368 bit
内存集成电路类型CACHE SRAM
内存宽度18
湿度敏感等级3
功能数量1
端子数量100
字数1048576 words
字数代码1000000
工作模式SYNCHRONOUS
最高工作温度70 °C
最低工作温度
组织1MX18
输出特性3-STATE
封装主体材料PLASTIC/EPOXY
封装代码LQFP
封装等效代码QFP100,.63X.87
封装形状RECTANGULAR
封装形式FLATPACK, LOW PROFILE
并行/串行PARALLEL
峰值回流温度(摄氏度)225
电源2.5 V
认证状态Not Qualified
座面最大高度1.6 mm
最大待机电流0.03 A
最小待机电流2.38 V
最大压摆率0.16 mA
最大供电电压 (Vsup)2.625 V
最小供电电压 (Vsup)2.375 V
标称供电电压 (Vsup)2.5 V
表面贴装YES
技术CMOS
温度等级COMMERCIAL
端子面层TIN LEAD (800)
端子形式GULL WING
端子节距0.65 mm
端子位置QUAD
处于峰值回流温度下的最长时间30
宽度14 mm
Base Number Matches1

文档预览

下载PDF文档
CY7C1387BV25
CY7C1386BV25
512K x 36 / 1M x 18 Pipelined DCD SRAM
Features
Fast clock speed: 200,167, 150, 133 MHz
Provide high-performance 3-1-1-1 access rate
Fast OE access times: 3.0, 3.4, 3.8, 4.2 ns
Optimal for depth expansion
2.5V ± 5% power supply
Common data inputs and data outputs
Double-cycle Deselect
Byte Write Enable and Global Write control
Chip enable for address pipeline
Address, data, and control registers
Internally self-timed Write Cycle
Burst control pins (interleaved or linear burst
sequence)
• Automatic power-down available using ZZ mode or CE
deselect
• High-density, high-speed packages
• JTAG boundary scan for BGA packaging version
registers controlled by a positive-edge-triggered clock input
(CLK). The synchronous inputs include all addresses, all data
inputs, address-pipelining Chip Enable (CE), burst control
inputs (ADSC, ADSP, and ADV), Write Enables (BWa, BWb,
BWc, BWd and BWE), and global write (GW).
Asynchronous inputs include the output enable (OE) and burst
mode control (MODE). The data (DQ
a,b,c,d
) and the data parity
(DP
a,b,c,d
) outputs, enabled by OE, are also asynchronous.
DQ
a,b,c,d
and DP
a,b,c,d
apply to CY7C1386BV25 and DQ
a,b
and DP
a,b
apply to CY7C1387BV25. a, b, c, d each are of eight
bits wide in the case of DQ and one bit wide in the case of DP.
Addresses and chip enables are registered with either address
status processor (ADSP) or address status controller (ADSC)
input pins. Subsequent burst addresses can be internally
generated as controlled by the burst advance pin (ADV).
Address, data inputs, and write controls are registered on-chip
to initiate self-timed Write cycle. Write cycles can be one to
four bytes wide as controlled by the write control inputs.
Individual byte write allows individual byte to be written. BWa
controls DQa and DPa. BWb controls DQb and DPb. BWc
controls DQc and DPd. BWd controls DQd-DQd and DPd.
BWa, BWb BWc, and BWd can be active only with BWE being
LOW. GW being LOW causes all bytes to be written. Write
pass-through capability allows written data available at the
output for the immediately next Read cycle. This device also
incorporates pipelined enable circuit for easy depth expansion
without penalizing system performance.
The CY7C1386BV25/CY7C1387BV25 are both double-cycle
deselect parts. All inputs and outputs of the CY7C1386BV25
and the CY7C1387BV25 are JEDEC-standard JESD8-5-
compatible.
Functional Description
The Cypress Synchronous Burst SRAM family employs
high-speed, low-power CMOS designs using advanced
single-layer polysilicon, triple-layer metal technology. Each
memory cell consists of six transistors.
The CY7C1386BV25 and CY7C1387BV25 SRAMs integrate
1,048,576 × 18 and 524,288 × 36 SRAM cells with advanced
synchronous peripheral circuitry and a two-bit counter for
internal burst operation. All synchronous inputs are gated by
Selection Guide
200 MHz
Maximum Access Time
Maximum Operating Current
Maximum CMOS Standby Current
Commercial
3.0
280
30
167 MHz
3.4
230
30
150 MHz
3.8
190
30
133 MHz
4.2
160
30
Unit
ns
mA
mA
Cypress Semiconductor Corporation
Document #: 38-05253 Rev. *A
3901 North First Street
San Jose
CA 95134 • 408-943-2600
Revised January 18, 2003
如果Google真的离开中国......
如果谷歌真的离开中国,那他的产品我们岂不是不能用了,比如q5A系统的日历、邮件、个性化主页等等 无奈~~...
bootloader 聊聊、笑笑、闹闹
MOS管选型
全桥输出经过一个变压器(1:5变比)后为双极性方波脉冲信号,而且脉冲信号脉宽1ms,脉冲间距1s,峰值为280伏,由于负载的阻抗随频率变化,在阻抗最小时,算出的输出峰值电流为60A,所以有以下问 ......
shaorc 综合技术交流
分享MSP430中断嵌套使用经验
不能用51单片机的中断机制来套用MSP430的中断模式。当MSP430有多个中断请求发生时,响应最高优先级(优先级共有16级)的中断。响应中断时,MSP430会将不可屏蔽中断控制位SR.GIE复位,即关闭全局中 ......
Jacktang 微控制器 MCU
【求助】为什么加上复位芯片,就些不进去程序?
我用的是芯片是MSP430F2012,写程序是用eZ430,USB工具。写入程序的时候用到四个引脚: 第一脚: Vcc; 第十脚 :/RST/NMI/SBWTDIO, 第十一脚:TEST/SBWTCK 第十四脚:GND 然后在没接复 ......
rodney2pk 微控制器 MCU
【MSP430共享】MSP430系列单片机开发板集中营
共享一些自己收集的各类MSP430开发板,包含了有很多种 欢迎大家下载啊 72021 72022 72023 72024 ...
常见泽1 微控制器 MCU
07国赛几种主要元器件的介绍
本帖最后由 paulhyde 于 2014-9-15 09:30 编辑 ★DDS集成芯片 是频率合成技术全数字化的频率合成器,由相位累加器、波形ROM、D/A转换器和低通滤波器构成。时钟频率给定后,输出信号的频率取决 ......
open82977352 机器人开发

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1544  1972  2320  2608  1470  58  41  20  33  2 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved