电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

A3PN010-2QN48

产品描述Field Programmable Gate Array, 260 CLBs, 10000 Gates, CMOS, 6 X 6 MM, 0.90 HEIGHT, 0.40 MM PITCH, QFN-48
产品类别可编程逻辑器件    可编程逻辑   
文件大小3MB,共92页
制造商Microsemi
官网地址https://www.microsemi.com
下载文档 详细参数 全文预览

A3PN010-2QN48概述

Field Programmable Gate Array, 260 CLBs, 10000 Gates, CMOS, 6 X 6 MM, 0.90 HEIGHT, 0.40 MM PITCH, QFN-48

A3PN010-2QN48规格参数

参数名称属性值
是否Rohs认证不符合
包装说明HQCCN,
Reach Compliance Codecompliant
JESD-30 代码S-XQCC-N48
长度6 mm
可配置逻辑块数量260
等效关口数量10000
端子数量48
最高工作温度70 °C
最低工作温度-20 °C
组织260 CLBS, 10000 GATES
封装主体材料UNSPECIFIED
封装代码HQCCN
封装形状SQUARE
封装形式CHIP CARRIER, HEAT SINK/SLUG
峰值回流温度(摄氏度)235
可编程逻辑类型FIELD PROGRAMMABLE GATE ARRAY
认证状态Not Qualified
最大供电电压1.575 V
最小供电电压1.425 V
标称供电电压1.5 V
表面贴装YES
技术CMOS
温度等级OTHER
端子形式NO LEAD
端子节距0.4 mm
端子位置QUAD
处于峰值回流温度下的最长时间20
宽度6 mm
Base Number Matches1

文档预览

下载PDF文档
Advance v0.4
ProASIC 3 nano Flash FPGAs
Features and Benefits
Wide Range of Features
• 10 k to 250 k System Gates
• Up to 36 kbits of True Dual-Port SRAM
• Up to 71 User I/Os
®
®
Advanced I/Os
• 1.5 V, 1.8 V, 2.5 V, and 3.3 V Mixed-Voltage Operation
• Bank-Selectable I/O Voltages—up to 4 Banks per Chip
• Single-Ended I/O Standards: LVTTL, LVCMOS 3.3 V /
2.5 V / 1.8 V / 1.5 V
• Wide Range Power Supply Voltage Support per JESD8-B,
Allowing I/Os to Operate from 2.7 V to 3.6 V
• I/O Registers on Input, Output, and Enable Paths
• Selectable Schmitt Trigger Inputs
• Hot-Swappable and Cold-Sparing I/Os
• Programmable Output Slew Rate
and Drive Strength
• Weak Pull-Up/-Down
• IEEE 1149.1 (JTAG) Boundary Scan Test
• Pin-Compatible Packages across the ProASIC3 Family
• Up to Six CCC Blocks, One with an Integrated PLL
• Configurable Phase Shift, Multiply/Divide, Delay
Capabilities and External Feedback
• Wide Input Frequency Range (1.5 MHz to 350 MHz)
Reprogrammable Flash Technology
130-nm, 7-Layer Metal (6 Copper), Flash-Based CMOS Process
Live at Power-Up (LAPU) Level 0 Support
Single-Chip Solution
Retains Programmed Design when Powered Off
High Performance
• 350 MHz System Performance
In-System Programming (ISP) and Security
• Secure ISP Using On-Chip 128-Bit Advanced Encryption
Standard (AES) Decryption via JTAG (IEEE 1532–compliant)
• FlashLock
®
to Secure FPGA Contents
Clock Conditioning Circuit (CCC) and PLL
Low Power
Low-Power ProASIC3 nano Products
1.5 V Core Voltage for Low Power
Support for 1.5 V-Only Systems
Low-Impedance Flash Switches
Embedded Memory
• 1 kbit of FlashROM User Nonvolatile Memory
• SRAMs and FIFOs with Variable-Aspect-Ratio 4,608-Bit RAM
Blocks (×1, ×2, ×4, ×9, and ×18 organizations)
• True Dual-Port SRAM (except ×18 organization)
High-Performance Routing Hierarchy
• Segmented, Hierarchical Routing and Clock Structure
Enhanced Commercial Temperature Range
• –20°C to +70°C
Table 1 •
ProASIC3 nano Devices
ProASIC3 nano Devices
System Gates
Typical Equivalent Macrocells
VersaTiles (D-flip-flops)
RAM kbits (1,024 bits)
4,608-Bit
Blocks
2
2
2
A3PN010
10 k
86
260
1k
4
2
34
34
QN48
A3PN015
15 k
128
384
1k
4
3
49
QN68
A3PN020
20 k
172
520
1k
4
3
49
52
QN68
A3PN030
1
30 k
256
768
1k
6
2
77
83
QN48, QN68
VQ100
A3PN060
60 k
512
1,536
18
4
1k
Yes
1
18
2
71
71
A3PN125
125 k
1,024
3,072
36
8
1k
Yes
1
18
2
71
71
A3PN250
250 k
2,048
6,144
36
8
1k
Yes
1
18
4
68
68
FlashROM Bits
Secure (AES) ISP
Integrated PLL in CCCs
2
VersaNet Globals
I/O Banks
Maximum User I/Os (packaged device)
Maximum User I/Os (Known Good Die)
Package Pins
QFN
VQFP
VQ100
VQ100
VQ100
Notes:
1. A3PN030 is available in the Z feature grade only and offers package compatibility with the lower density nano devices. Refer to
"ProASIC3 nano Ordering Information" on page III.
2. A3PN030 and smaller devices do not support this feature.
3. For higher densities and support of additional features, refer to the
ProASIC3
and
ProASIC3E
handbooks.
† A3PN030 and smaller devices do not support this feature.
January 2009
© 2009 Actel Corporation
I
宁静的夜
最喜欢静夜,一窗素白的月光静静洒落桌前,烘托起一片悠然闲适的氛围。泡一杯香茗,执一支心笔,在洁白通透的的纸上写下对生命细微的感悟,这样的感觉真好!扣人心弦的悠悠清音,呼唤着内心深埋 ......
elynlg 聊聊、笑笑、闹闹
如何将RF与数模电路设计在同一PCB上
如何将RF与数模电路设计在同一PCB上...
安_然 模拟电子
CE50下,要怎么办才能使系统支持DIRECTDRAW?
CE50下,要怎么办才能使系统支持DIRECTDRAW?移植CE50下的DIRECTDRAW的例子到S3C2440+WINCE50系统上老是不成功,为什么?S3C2440的显示驱动程序要做什么样的修改才能让DIRECTDRAW的例子程序跑起来? ......
fyge_free 嵌入式系统
【TI 无线主题征集】+ 基于CC2530芯片ZigBee RF4CE 技术遥控行业中的研究与应用
bg4.png【TI 无线主题征集】+ 基于CC2530芯片ZigBee RF4CE 技术遥控行业中的研究与应用 市场分析:目前市场上的电子产品大部分目前采用的都是红外线遥控(IR)技术. 此技术目前弊端如下:(1) 遥控器 ......
sfwang666 无线连接
CC3200的uniflash安装失败,谁知道为什么
在XP系统和win7旗舰32位系统,安装uniflash,3.2.000123和3.2.0.00065都一样安装失败,安装完的文件都是136M,是怎么回事 哪位大神指点下 我的两个电脑都出这同样的毛病,我觉得应该是用的360 ......
yimei11111 无线连接

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 237  1256  1611  1741  2654  45  43  24  22  16 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved