电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

A3PN060-ZFVQG100

产品描述Field Programmable Gate Array, 1536 CLBs, 60000 Gates, 1536-Cell, CMOS, PQFP100, 14 X 14 MM, 1.20 MM HEIGHT, 0.50 MM PITCH, ROHS COMPLIANT, VQFP-100
产品类别可编程逻辑器件    可编程逻辑   
文件大小3MB,共92页
制造商Actel
官网地址http://www.actel.com/
标准
下载文档 详细参数 全文预览

A3PN060-ZFVQG100概述

Field Programmable Gate Array, 1536 CLBs, 60000 Gates, 1536-Cell, CMOS, PQFP100, 14 X 14 MM, 1.20 MM HEIGHT, 0.50 MM PITCH, ROHS COMPLIANT, VQFP-100

A3PN060-ZFVQG100规格参数

参数名称属性值
是否Rohs认证符合
包装说明14 X 14 MM, 1.20 MM HEIGHT, 0.50 MM PITCH, ROHS COMPLIANT, VQFP-100
Reach Compliance Codecompliant
JESD-30 代码S-PQFP-G100
JESD-609代码e3
长度14 mm
湿度敏感等级3
可配置逻辑块数量1536
等效关口数量60000
输入次数71
逻辑单元数量1536
输出次数71
端子数量100
最高工作温度70 °C
最低工作温度-20 °C
组织1536 CLBS, 60000 GATES
封装主体材料PLASTIC/EPOXY
封装代码TFQFP
封装等效代码TQFP100,.63SQ
封装形状SQUARE
封装形式FLATPACK, THIN PROFILE, FINE PITCH
峰值回流温度(摄氏度)260
电源1.5,1.5/3.3 V
可编程逻辑类型FIELD PROGRAMMABLE GATE ARRAY
认证状态Not Qualified
座面最大高度1.2 mm
最大供电电压1.575 V
最小供电电压1.425 V
标称供电电压1.5 V
表面贴装YES
技术CMOS
温度等级OTHER
端子面层MATTE TIN
端子形式GULL WING
端子节距0.5 mm
端子位置QUAD
处于峰值回流温度下的最长时间40
宽度14 mm
Base Number Matches1

文档预览

下载PDF文档
Advance v0.4
ProASIC 3 nano Flash FPGAs
Features and Benefits
Wide Range of Features
• 10 k to 250 k System Gates
• Up to 36 kbits of True Dual-Port SRAM
• Up to 71 User I/Os
®
®
Advanced I/Os
• 1.5 V, 1.8 V, 2.5 V, and 3.3 V Mixed-Voltage Operation
• Bank-Selectable I/O Voltages—up to 4 Banks per Chip
• Single-Ended I/O Standards: LVTTL, LVCMOS 3.3 V /
2.5 V / 1.8 V / 1.5 V
• Wide Range Power Supply Voltage Support per JESD8-B,
Allowing I/Os to Operate from 2.7 V to 3.6 V
• I/O Registers on Input, Output, and Enable Paths
• Selectable Schmitt Trigger Inputs
• Hot-Swappable and Cold-Sparing I/Os
• Programmable Output Slew Rate
and Drive Strength
• Weak Pull-Up/-Down
• IEEE 1149.1 (JTAG) Boundary Scan Test
• Pin-Compatible Packages across the ProASIC3 Family
• Up to Six CCC Blocks, One with an Integrated PLL
• Configurable Phase Shift, Multiply/Divide, Delay
Capabilities and External Feedback
• Wide Input Frequency Range (1.5 MHz to 350 MHz)
Reprogrammable Flash Technology
130-nm, 7-Layer Metal (6 Copper), Flash-Based CMOS Process
Live at Power-Up (LAPU) Level 0 Support
Single-Chip Solution
Retains Programmed Design when Powered Off
High Performance
• 350 MHz System Performance
In-System Programming (ISP) and Security
• Secure ISP Using On-Chip 128-Bit Advanced Encryption
Standard (AES) Decryption via JTAG (IEEE 1532–compliant)
• FlashLock
®
to Secure FPGA Contents
Clock Conditioning Circuit (CCC) and PLL
Low Power
Low-Power ProASIC3 nano Products
1.5 V Core Voltage for Low Power
Support for 1.5 V-Only Systems
Low-Impedance Flash Switches
Embedded Memory
• 1 kbit of FlashROM User Nonvolatile Memory
• SRAMs and FIFOs with Variable-Aspect-Ratio 4,608-Bit RAM
Blocks (×1, ×2, ×4, ×9, and ×18 organizations)
• True Dual-Port SRAM (except ×18 organization)
High-Performance Routing Hierarchy
• Segmented, Hierarchical Routing and Clock Structure
Enhanced Commercial Temperature Range
• –20°C to +70°C
Table 1 •
ProASIC3 nano Devices
ProASIC3 nano Devices
System Gates
Typical Equivalent Macrocells
VersaTiles (D-flip-flops)
RAM kbits (1,024 bits)
4,608-Bit
Blocks
2
2
2
A3PN010
10 k
86
260
1k
4
2
34
34
QN48
A3PN015
15 k
128
384
1k
4
3
49
QN68
A3PN020
20 k
172
520
1k
4
3
49
52
QN68
A3PN030
1
30 k
256
768
1k
6
2
77
83
QN48, QN68
VQ100
A3PN060
60 k
512
1,536
18
4
1k
Yes
1
18
2
71
71
A3PN125
125 k
1,024
3,072
36
8
1k
Yes
1
18
2
71
71
A3PN250
250 k
2,048
6,144
36
8
1k
Yes
1
18
4
68
68
FlashROM Bits
Secure (AES) ISP
Integrated PLL in CCCs
2
VersaNet Globals
I/O Banks
Maximum User I/Os (packaged device)
Maximum User I/Os (Known Good Die)
Package Pins
QFN
VQFP
VQ100
VQ100
VQ100
Notes:
1. A3PN030 is available in the Z feature grade only and offers package compatibility with the lower density nano devices. Refer to
"ProASIC3 nano Ordering Information" on page III.
2. A3PN030 and smaller devices do not support this feature.
3. For higher densities and support of additional features, refer to the
ProASIC3
and
ProASIC3E
handbooks.
† A3PN030 and smaller devices do not support this feature.
January 2009
© 2009 Actel Corporation
I
IPTV标准化实践
本帖最后由 jameswangsynnex 于 2015-3-3 20:02 编辑 为了促进IPTV产业的发展,目前中国IPTV标准规范的制定工作正在如火如荼的进行着,参与成员涉及范围空前广泛,包含电信运营商、内容运营商 ......
chouchang 消费电子
出一块周立功的283开发板
年前买的,都没用过几次,至少九成新,感觉留着吃灰还不如便宜点出了,180包邮。或者换一块资料多一点的外设多一点的msp430开发板也可以。...
天天1 淘e淘
【晒心得】STM32F0Discovery 收到并安装驱动
收到货啦上照片: 132758 下面谈下我的开发环安装: 首先下载MDK V5,我是在百度云网盘上下的。大家自己找找。 然后安装一个安装包,见下图:这个安装包要用什么就装什么,我比较很把F ......
ddllxxrr stm32/stm8
攒钱,买于博士的<信号完整性揭秘>
攒钱,买于博士的, 大家都来捧场...
osoon2008 聊聊、笑笑、闹闹
每日赚分帖
0...
游客 嵌入式系统

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1484  2198  486  2366  1049  31  57  47  53  4 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved