电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

A3PN060Z-VQG100YC

产品描述FPGA
产品类别可编程逻辑器件    可编程逻辑   
文件大小6MB,共112页
制造商Microsemi
官网地址https://www.microsemi.com
下载文档 详细参数 全文预览

A3PN060Z-VQG100YC概述

FPGA

A3PN060Z-VQG100YC规格参数

参数名称属性值
包装说明,
Reach Compliance Codeunknown
可编程逻辑类型FIELD PROGRAMMABLE GATE ARRAY
Base Number Matches1

文档预览

下载PDF文档
Revision 10
ProASIC3 nano Flash FPGAs
Features and Benefits
Wide Range of Features
• 10 k to 250 k System Gates
• Up to 36 kbits of True Dual-Port SRAM
• Up to 71 User I/Os
Advanced I/Os
• 1.5 V, 1.8 V, 2.5 V, and 3.3 V Mixed-Voltage Operation
• Bank-Selectable I/O Voltages—up to 4 Banks per Chip
• Single-Ended I/O Standards: LVTTL, LVCMOS 3.3 V /
2.5 V / 1.8 V / 1.5 V
• Wide Range Power Supply Voltage Support per JESD8-B,
Allowing I/Os to Operate from 2.7 V to 3.6 V
• I/O Registers on Input, Output, and Enable Paths
• Selectable Schmitt Trigger Inputs
• Hot-Swappable and Cold-Sparing I/Os
• Programmable Output Slew Rate
and Drive Strength
• Weak Pull-Up/-Down
• IEEE 1149.1 (JTAG) Boundary Scan Test
• Pin-Compatible Packages across the ProASIC3 Family
• Up to Six CCC Blocks, One with an Integrated PLL
• Configurable Phase Shift, Multiply/Divide, Delay
Capabilities and External Feedback
• Wide Input Frequency Range (1.5 MHz to 350 MHz)
Reprogrammable Flash Technology
• 130-nm, 7-Layer Metal (6 Copper), Flash-Based CMOS
Process
• Live at Power-Up (LAPU) Level 0 Support
• Single-Chip Solution
• Retains Programmed Design when Powered Off
High Performance
• 350 MHz System Performance
In-System Programming (ISP) and Security
• ISP Using On-Chip 128-Bit Advanced Encryption Standard
(AES) Decryption via JTAG (IEEE 1532–compliant)
• FlashLock
®
Designed to Secure FPGA Contents
Clock Conditioning Circuit (CCC) and PLL
Low Power
Low Power
nano Products
1.5 V Core Voltage for Low Power
Support for 1.5 V-Only Systems
Low-Impedance Flash Switches
ProASIC
®
3
Embedded Memory
• 1 kbit of FlashROM User Nonvolatile Memory
• SRAMs and FIFOs with Variable-Aspect-Ratio 4,608-Bit RAM
Blocks (×1, ×2, ×4, ×9, and ×18 organizations)
• True Dual-Port SRAM (except ×18 organization)
High-Performance Routing Hierarchy
• Segmented, Hierarchical Routing and Clock Structure
Enhanced Commercial Temperature Range
• –20°C to +70°C
Table 1 • ProASIC3 nano Devices
ProASIC3 nano Devices
ProASIC3 nano-Z Devices
1
System Gates
Typical Equivalent Macrocells
VersaTiles (D-flip-flops)
RAM Kbits (1,024 bits)
2
4,608-Bit Blocks
2
A3PN010
10,000
86
260
1
A3PN015
1
A3PN020
15,000
128
384
1
4
3
49
QN68
20,000
172
520
1
4
3
49
52
QN68
30,000
256
768
1
6
2
77
83
QN48, QN68
VQ100
A3PN060
60,000
512
1,536
18
4
1
Yes
1
18
2
71
71
A3PN125
125,000
1,024
3,072
36
8
1
Yes
1
18
2
71
71
A3PN250
A3N250Z
1
250,000
2,048
6,144
36
8
1
Yes
1
18
4
68
68
A3PN030Z
1,2
A3PN060Z
1
A3PN125Z
1
FlashROM Kbits
Secure (AES) ISP
VersaNet Globals
I/O Banks
Maximum User I/Os (packaged device)
Maximum User I/Os (Known Good Die)
Package Pins
QFN
VQFP
2
2
4
2
34
34
QN48
Integrated PLL in CCCs
VQ100
VQ100
VQ100
Notes:
1. Not recommended for new designs.
2. A3PN030Z and smaller devices do not support this feature.
3. For higher densities and support of additional features, refer to the
ProASIC3
and
ProASIC3E
datasheets.
† A3PN030 and smaller devices do not support this feature.
September 2012
© 2012 Microsemi Corporation
I
海思K3射频部分测试校准疑问
各位,请问一下你们谁测试和校准过K3手机的射频部分? 碰到一个问题,在AMTS工具中,我们已经根据“Measurement & Automation Explorer”这软件中提供的仪器地址,对GPIB主地址和端口都做了相 ......
chao2641 嵌入式系统
【环境搭建】多台Linux服务器的组网配置
多台Linux服务器可以组成较大型的工作系统网,一般包括磁盘阵列、磁盘服务器、工作服务器、窗口服务器等 其中磁盘服务器用于管理磁盘阵列,工作服务器用于运行相关的应用,窗口服务器用于管 ......
open82977352 Linux开发
msp430输出pwm波控制电机转动的问题
用的是型号是2618,程序如下:#include "msp430x26x.h" int main( void ) { // Stop watchdog timer to prevent time out reset WDTCTL = WDTPW + WDTHOLD; while(1) { ......
ZXM00912345 微控制器 MCU
电磁兼容和印刷电路板 理论设计和布线
电磁兼容和印刷电路板 理论设计和布线...
ljs168 汽车电子
EEWORLD大学堂----2022 Digi-Key KOL 系列: Teensy - 1GHz 主频的单片机
2022 Digi-Key KOL 系列: Teensy - 1GHz 主频的单片机:https://training.eeworld.com.cn/course/27385国内的DIY圈子中目前大量使用的是Microchip的AVR单片机(Arduino)以及ST的stm32单片机, ......
hi5 聊聊、笑笑、闹闹
DSP28 fir低通滤波器的设计源码
#include"stdio.h" #include"math.h" #include"DSP28_Device.h" #defineorder 26 #defineN 128 #definepi 3.1415926 floatFIR_LPF ={-1.52864422149721e-05,-0.000133359311426 ......
fish001 DSP 与 ARM 处理器

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 2427  2682  1262  552  770  31  33  5  9  43 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved