电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

TRU050-GACHA49.152-24.576

产品描述Phase Locked Loop, CDSO16, HERMETIC SEALED, GULL WING, CERAMIC, SMT, DIP-16
产品类别模拟混合信号IC    信号电路   
文件大小627KB,共17页
制造商Vectron International, Inc.
官网地址http://www.vectron.com/
标准  
下载文档 详细参数 全文预览

TRU050-GACHA49.152-24.576概述

Phase Locked Loop, CDSO16, HERMETIC SEALED, GULL WING, CERAMIC, SMT, DIP-16

TRU050-GACHA49.152-24.576规格参数

参数名称属性值
是否无铅不含铅
是否Rohs认证符合
零件包装代码SOIC
包装说明SOP,
针数16
Reach Compliance Codecompliant
模拟集成电路 - 其他类型PHASE LOCKED LOOP
JESD-30 代码R-CDSO-G16
JESD-609代码e4
长度20.32 mm
湿度敏感等级1
功能数量1
端子数量16
封装主体材料CERAMIC, METAL-SEALED COFIRED
封装代码SOP
封装形状RECTANGULAR
封装形式SMALL OUTLINE
峰值回流温度(摄氏度)260
认证状态Not Qualified
座面最大高度5.58 mm
最大供电电压 (Vsup)5.5 V
最小供电电压 (Vsup)4.5 V
标称供电电压 (Vsup)5 V
表面贴装YES
端子面层GOLD OVER NICKEL
端子形式GULL WING
端子节距2.54 mm
端子位置DUAL
处于峰值回流温度下的最长时间NOT SPECIFIED
宽度7.87 mm
Base Number Matches1

文档预览

下载PDF文档
What Does It Do?
Vectron International's TRU-050 module is a user-configured, phase-locked loop (PLL) solution designed to simplify a wide variety of clock recovery and data retiming,
frequency translation and clock smoothing applications. The device features a phase-lock loop ASIC with a quartz stabilized VCXO for superior stability and jitter performance.
This highly integrated module provides unsurpassed performance, reliability and quality. The proprietary ASIC device includes a refined Phase Detector, a Loop Filter Op-Amp,
a Loss of Signal Alarm with Clock Return to Nominal feature, a VCXO circuit, and an optional 2n divided output.
The ASIC and quartz resonator are housed in a hermetic 16-pin DIL ceramic package with optional thru-hole or surface mount leads. The VCXO frequency (OUT1) and
division factor (OUT2) are factory set in accordance with customer specifications. PLL response is optimized for each application by the selection of three external passive
components. Software is available from Vectron to aid in loop filter component selection and loop response modeling.
F e a t u re s :
PLL with quartz stabilized VCXO
Output jitter less than 20 ps
Loss of signal (LOS) alarm
Return to nominal clock upon LOS
Input data rates from 8 kb/s to 65 Mb/s
Surface mount option
Tri-state output
User defined PLL loop response
NRZ data compatible
Robust hermetic ceramic package
Benefits:
Flexible modular solution
Reduce design time
Increase circuit reliability
Less board space
Reduces component count
What is the main
benefit of the
TRU-050?
It’s a single drop-in
Quartz Stabilized
PLL solution.
W h a t’s Inside?
What Does It Do?
Pages 3-5
Pages 6-11
How Is It Used?
Pages 15-18
Single or +5.0 V supply (+3.3V option available)
How Is It Built?
H o w I s It Packaged?
How Is It Ord e re d ?
Page 19
How Does It Perf o rm ?
Pages 12-14
Vectron International 166 Glover Avenue, Norwalk, CT 06856-5160 Tel: 1-88-VECTRON-1 e-mail: vectron@vectron.com
1 of 17
Python现在正式成为第二流行的编程语言
来自:https://techdator.net/python-is-now-officially-the-second-most-popular-programming-language/ 根据最新的TIOBE索引,Python已超过Java成为第二流行的编程语言。Python现在落 ......
dcexpert MicroPython开源版块
电池行业专业术语中英文对照
1.铅酸蓄电池 Lead-acid battery 电极主要由铅制成,电解液是硫酸溶液的一种蓄电池。 1.1 充电 Charge (of a battery) 蓄电池从外电路接受电能,并转换为化学能的工作过程。 ......
qwqwqw2088 电源技术
stm32f030使用LSI做RTC时钟源,误差太大,求校准方法
使用LSI做时钟源,一晚上比北京时间慢了将近30分钟,真是无语了啊,看了下手册,数字平滑校准, 看的糊里糊涂的,库函数有下面一个函数,难道直接把参数写上,调用下就可以了??最后一个参数 ......
无帝老三 ARM技术
大家觉得做网络电话怎么样呢?
就是做VOIP的,网络 电话机,目前国内还没正式开放,但在国外已经很成熟了...
notking 微控制器 MCU
怎么知道FPGA器件的保持时间 建立时间
怎么知道FPGA器件的保持时间 建立时间:)...
phdwong FPGA/CPLD
模拟对话-adi 新产品目录之二
模拟对话-adi 新产品目录之二 ...
youzizhile ADI 工业技术

技术资料推荐更多

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1518  2780  1271  1967  29  31  56  26  40  1 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved