电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

CY7C1176V18-400BZC

产品描述QDR SRAM, 2MX9, 0.45ns, CMOS, PBGA165, 13 X 15 MM, 1.40 MM HEIGHT, MO-216, FPBGA-165
产品类别存储    存储   
文件大小659KB,共29页
制造商Cypress(赛普拉斯)
下载文档 详细参数 全文预览

CY7C1176V18-400BZC概述

QDR SRAM, 2MX9, 0.45ns, CMOS, PBGA165, 13 X 15 MM, 1.40 MM HEIGHT, MO-216, FPBGA-165

CY7C1176V18-400BZC规格参数

参数名称属性值
是否无铅含铅
是否Rohs认证不符合
零件包装代码BGA
包装说明13 X 15 MM, 1.40 MM HEIGHT, MO-216, FPBGA-165
针数165
Reach Compliance Codecompliant
ECCN代码3A991.B.2.A
最长访问时间0.45 ns
其他特性PIPELINED ARCHITECTURE
最大时钟频率 (fCLK)400 MHz
I/O 类型SEPARATE
JESD-30 代码R-PBGA-B165
JESD-609代码e0
长度15 mm
内存密度18874368 bit
内存集成电路类型QDR SRAM
内存宽度9
湿度敏感等级3
功能数量1
端子数量165
字数2097152 words
字数代码2000000
工作模式SYNCHRONOUS
最高工作温度70 °C
最低工作温度
组织2MX9
输出特性3-STATE
封装主体材料PLASTIC/EPOXY
封装代码LBGA
封装等效代码BGA165,11X15,40
封装形状RECTANGULAR
封装形式GRID ARRAY, LOW PROFILE
并行/串行PARALLEL
峰值回流温度(摄氏度)220
电源1.5/1.8,1.8 V
认证状态Not Qualified
座面最大高度1.4 mm
最大待机电流0.3 A
最小待机电流1.7 V
最大压摆率1.08 mA
最大供电电压 (Vsup)1.9 V
最小供电电压 (Vsup)1.7 V
标称供电电压 (Vsup)1.8 V
表面贴装YES
技术CMOS
温度等级COMMERCIAL
端子面层TIN LEAD
端子形式BALL
端子节距1 mm
端子位置BOTTOM
处于峰值回流温度下的最长时间NOT SPECIFIED
宽度13 mm
Base Number Matches1

文档预览

下载PDF文档
CY7C1161V18, CY7C1176V18
CY7C1163V18, CY7C1165V18
18-Mbit QDR™-II+ SRAM 4-Word Burst
Architecture (2.5 Cycle Read Latency)
Features
Functional Description
The CY7C1161V18, CY7C1176V18, CY7C1163V18, and
CY7C1165V18 are 1.8V Synchronous Pipelined SRAMs
equipped with QDR™-II+ architecture. QDR-II+ architecture
consists of two separate ports to access the memory array. The
read port has dedicated data outputs to support read operations
and the write port has dedicated data inputs to support write
operations. QDR-II+ architecture has separate data inputs and
data outputs to completely eliminate the need to turn around the
data bus that is required with common IO devices. Each port can
be accessed through a common address bus. Addresses for
read and write addresses are latched onto alternate rising edges
of the input (K) clock. Accesses to the QDR-II+ read and write
ports are completely independent of one another. In order to
maximize data throughput, both read and write ports are
equipped with Double Data Rate (DDR) interfaces. Each
address location is associated with four 8-bit words
(CY7C1161V18), 9-bit words (CY7C1176V18), 18-bit words
(CY7C1163V18), or 36-bit words (CY7C1165V18) that burst
sequentially into or out of the device. Because data can be trans-
ferred into and out of the device on every rising edge of both input
clocks K and K, memory bandwidth is maximized while simpli-
fying system design by eliminating bus turnarounds.
Depth expansion is accomplished with port selects for each port.
Port selects allow each port to operate independently.
All synchronous inputs pass through input registers controlled by
the K or K input clocks. All data outputs pass through output
registers controlled by the or K or K input clocks. Writes are
conducted with on-chip synchronous self-timed write circuitry.
Separate independent read and write data ports
Supports concurrent transactions
300 MHz to 400 MHz clock for high bandwidth
4-word burst to reduce address bus frequency
Double Data Rate (DDR) interfaces on both read and write ports
(data transferred at 800 MHz) at 400 MHz
Read latency of 2.5 clock cycles
Two input clocks (K and K) for precise DDR timing
SRAM uses rising edges only
Echo clocks (CQ and CQ) simplify data capture in high speed
systems
Single multiplexed address input bus latches address inputs
for both read and write ports
Separate port selects for depth expansion
Data valid pin (QVLD) to indicate valid data on the output
Synchronous internally self-timed writes
Available in x8, x9, x18, and x36 configurations
Full data coherency providing most current data
Core V
DD
= 1.8V ± 0.1V; IO V
DDQ
= 1.4V to V
DD[1]
Available in 165-ball FBGA package (13 x 15 x 1.4 mm)
Offered in both Pb-free and non Pb-free packages
Variable drive HSTL output buffers
JTAG 1149.1 compatible test access port
Delay Lock Loop (DLL) for accurate data placement
Configurations
With cycle read latency of 2.5 cycles:
CY7C1161V18 – 2M x 8
CY7C1176V18 – 2M x 9
CY7C1163V18 – 1M x 18
CY7C1165V18 – 512K x 36
Selection Guide
Description
Maximum Operating Frequency
Maximum Operating Current
400 MHz
400
1080
375 MHz
375
1020
333 MHz
333
920
300 MHz
300
850
Unit
MHz
mA
Note
1. The QDR consortium specification for V
DDQ
is 1.5V + 0.1V. The Cypress QDR devices exceed the QDR consortium specification and are capable of supporting V
DDQ
= 1.4V to V
DD
.
Cypress Semiconductor Corporation
Document Number: 001-06582 Rev. *D
198 Champion Court
San Jose
,
CA 95134-1709
408-943-2600
Revised March 06, 2008
[+] Feedback
SG3524与SG3525的功能特点及软起动功能的比较
摘要:对PWM控制芯片SG3524与SG3525的工作性能作了介绍和比较,通过实验得出了SG3525在软起动功能上较SG3524有很大的改进。 关键词:SG3524;SG3525;脉宽调制;软起动   0 引言 目前,开关电 ......
zbz0529 电源技术
基于DSP和FPGA技术的液晶显示数字存储示波器研究
基于DSP和FPGA技术的液晶显示数字存储示波器研究 23392...
Uxianzhang DIY/开源硬件专区
版主在没?为什么串口接受超过8个字节就出错啊?
//设置串口读写时间 COMMTIMEOUTS CommTimeOuts; GetCommTimeouts (m_hComm, &CommTimeOuts); CommTimeOuts.ReadIntervalTimeout = MAXDWORD; CommTimeOuts.ReadTotalTimeoutMultiplie ......
sanoboy 嵌入式系统
STM32L476的USART1中断自动调用回调函数的疑问
请教大家了,:congratulate:网上资料以及论坛都说STM32进入USART1中断后会自动调用void HAL_UART_RxCpltCallback(UART_HandleTypeDef *huart)或者void HAL_UART_TxCpltCallback(UART_HandleType ......
ZHANGXUEJIE stm32/stm8
这个有意思《令人拍案称奇的存储器演变简史(图文)》
比尔盖茨曾说过一句很著名的话,640K的PC RAM足以满足任何人的需求!当你看完本文时,你将会由此可以证实此话的真实性,与此同时你也会领略到640K是多么庞大的一个存储数字。 107432 ......
wstt 能源基础设施
信号放大和滤波的顺序
是否信号都需要先滤波再放大呢?如果我的信号噪声放大后不至于使运放失真的话是不是也可以先放大再滤波,这样还能把前级运放产生的噪声一块虑掉?还有如果我使用带增益的有源滤波的话效果和前两 ......
caijianfa55 模拟电子

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 623  1635  52  2029  985  42  41  19  55  59 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved