电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

CY7C1061BV33-10ZXIT

产品描述Standard SRAM, 1MX16, 10ns, CMOS, PDSO54, LEAD FREE, TSOP2-54
产品类别存储    存储   
文件大小296KB,共9页
制造商Cypress(赛普拉斯)
下载文档 详细参数 选型对比 全文预览

CY7C1061BV33-10ZXIT概述

Standard SRAM, 1MX16, 10ns, CMOS, PDSO54, LEAD FREE, TSOP2-54

CY7C1061BV33-10ZXIT规格参数

参数名称属性值
零件包装代码TSOP2
包装说明TSOP2,
针数54
Reach Compliance Codeunknown
ECCN代码3A991.B.2.A
最长访问时间10 ns
JESD-30 代码R-PDSO-G54
长度22.415 mm
内存密度16777216 bit
内存集成电路类型STANDARD SRAM
内存宽度16
功能数量1
端子数量54
字数1048576 words
字数代码1000000
工作模式ASYNCHRONOUS
最高工作温度85 °C
最低工作温度-40 °C
组织1MX16
封装主体材料PLASTIC/EPOXY
封装代码TSOP2
封装形状RECTANGULAR
封装形式SMALL OUTLINE, THIN PROFILE
并行/串行PARALLEL
认证状态Not Qualified
座面最大高度1.2 mm
最大供电电压 (Vsup)3.6 V
最小供电电压 (Vsup)3 V
标称供电电压 (Vsup)3.3 V
表面贴装YES
技术CMOS
温度等级INDUSTRIAL
端子形式GULL WING
端子节距0.8 mm
端子位置DUAL
宽度10.16 mm
Base Number Matches1

文档预览

下载PDF文档
CY7C1061BV33
16-Mbit (1M x 16) Static RAM
Features
• High speed
— t
AA
= 10 ns
• Low active power
— 990 mW (max.)
• Operating voltages of 3.3 ± 0.3V
• 2.0V data retention
• Automatic power-down when deselected
• TTL-compatible inputs and outputs
• Available in Pb-free and non Pb-free 54-pin TSOP II
package
Low Enable (BLE) is LOW, then data from I/O pins (I/O
0
through I/O
7
), is written into the location specified on the
address pins (A
0
through A
19
). If Byte High Enable (BHE) is
LOW, then data from I/O pins (I/O
8
through I/O
15
) is written into
the location specified on the address pins (A
0
through A
19
).
Reading from the device is accomplished by enabling the chip
by taking CE LOW while forcing the Output Enable (OE) LOW
and the Write Enable (WE) HIGH. If Byte Low Enable (BLE) is
LOW, then data from the memory location specified by the
address pins will appear on I/O
0
to I/O
7
. If Byte High Enable
(BHE) is LOW, then data from memory will appear on I/O
8
to
I/O
15
. See the truth table at the back of this data sheet for a
complete description of Read and Write modes.
The input/output pins (I/O
0
through I/O
15
) are placed in a
high-impedance state when the device is deselected (CE
HIGH), the outputs are disabled (OE HIGH), the BHE and BLE
are disabled (BHE, BLE HIGH), or during a Write operation
(CE LOW and WE LOW).
The CY7C1061BV33 is available in a 54-pin TSOP II package
with center power and ground (revolutionary) pinout.
Functional Description
The CY7C1061BV33 is a high-performance CMOS Static
RAM organized as 1,048,576 words by 16 bits.
Writing to the device is accomplished by enabling the chip (CE
LOW) while forcing the Write Enable (WE) input LOW. If Byte
Logic Block Diagram
Pin Configurations
[1, 2]
54-pin TSOP II (Top View)
INPUT BUFFER
A
0
A
1
A
2
A
3
A
4
A
5
A
6
A
7
A
8
A
9
1M x 16
ARRAY
I/O
0
–I/O
7
I/O
8
–I/O
15
COLUMN
DECODER
BHE
WE
CE
OE
BLE
I/O
12
V
CC
I/O
13
I/O
14
V
SS
I/O
15
A
4
A
3
A
2
A
1
A
0
BHE
CE
V
CC
WE
DNU/V
CC
A
19
A
18
A
17
A
16
A
15
I/O
0
V
CC
I/O
1
I/O
2
V
SS
I/O
3
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
54
53
52
51
50
49
48
47
46
45
44
43
42
41
40
39
38
37
36
35
34
33
32
31
30
29
28
I/O
11
V
SS
I/O
10
I/O
9
V
CC
I/O
8
A
5
A
6
A
7
A
8
A
9
NC
OE
V
SS
DNU/V
SS
BLE
A
10
A
11
A
12
A
13
A
14
I/O
7
V
SS
I/O
6
I/O
5
V
CC
I/O
4
ROW DECODER
Notes:
1. DNU/V
CC
Pin (#16) has to be left floating or connected to V
CC
and DNU/V
SS
Pin (#40) has to be left floating or connected to V
SS
to ensure proper application.
2. NC – No Connect Pins are not connected to the die
A
10
A
11
A
12
A
13
A
14
A
15
A
16
A
17
A
18
A
19
SENSE AMPS
Cypress Semiconductor Corporation
Document #: 38-05693 Rev. *B
198 Champion Court
San Jose
,
CA 95134-1709
408-943-2600
Revised August 3, 2006

CY7C1061BV33-10ZXIT相似产品对比

CY7C1061BV33-10ZXIT CY7C1061BV33-10ZIT CY7C1061BV33-10ZXCT CY7C1061BV33-12ZXCT CY7C1061BV33-12ZXIT CY7C1061BV33-12ZIT
描述 Standard SRAM, 1MX16, 10ns, CMOS, PDSO54, LEAD FREE, TSOP2-54 Standard SRAM, 1MX16, 10ns, CMOS, PDSO54, TSOP2-54 Standard SRAM, 1MX16, 10ns, CMOS, PDSO54, LEAD FREE, TSOP2-54 Standard SRAM, 1MX16, 12ns, CMOS, PDSO54, LEAD FREE, TSOP2-54 Standard SRAM, 1MX16, 12ns, CMOS, PDSO54, LEAD FREE, TSOP2-54 Standard SRAM, 1MX16, 12ns, CMOS, PDSO54, TSOP2-54
零件包装代码 TSOP2 TSOP2 TSOP2 TSOP2 TSOP2 TSOP2
包装说明 TSOP2, TSOP2, TSOP2, TSOP2, TSOP2, TSOP2,
针数 54 54 54 54 54 54
Reach Compliance Code unknown unknown unknown unknown unknown unknown
ECCN代码 3A991.B.2.A 3A991.B.2.A 3A991.B.2.A 3A991.B.2.A 3A991.B.2.A 3A991.B.2.A
最长访问时间 10 ns 10 ns 10 ns 12 ns 12 ns 12 ns
JESD-30 代码 R-PDSO-G54 R-PDSO-G54 R-PDSO-G54 R-PDSO-G54 R-PDSO-G54 R-PDSO-G54
长度 22.415 mm 22.415 mm 22.415 mm 22.415 mm 22.415 mm 22.415 mm
内存密度 16777216 bit 16777216 bit 16777216 bit 16777216 bit 16777216 bit 16777216 bit
内存集成电路类型 STANDARD SRAM STANDARD SRAM STANDARD SRAM STANDARD SRAM STANDARD SRAM STANDARD SRAM
内存宽度 16 16 16 16 16 16
功能数量 1 1 1 1 1 1
端子数量 54 54 54 54 54 54
字数 1048576 words 1048576 words 1048576 words 1048576 words 1048576 words 1048576 words
字数代码 1000000 1000000 1000000 1000000 1000000 1000000
工作模式 ASYNCHRONOUS ASYNCHRONOUS ASYNCHRONOUS ASYNCHRONOUS ASYNCHRONOUS ASYNCHRONOUS
最高工作温度 85 °C 85 °C 70 °C 70 °C 85 °C 85 °C
最低工作温度 -40 °C -40 °C - - -40 °C -40 °C
组织 1MX16 1MX16 1MX16 1MX16 1MX16 1MX16
封装主体材料 PLASTIC/EPOXY PLASTIC/EPOXY PLASTIC/EPOXY PLASTIC/EPOXY PLASTIC/EPOXY PLASTIC/EPOXY
封装代码 TSOP2 TSOP2 TSOP2 TSOP2 TSOP2 TSOP2
封装形状 RECTANGULAR RECTANGULAR RECTANGULAR RECTANGULAR RECTANGULAR RECTANGULAR
封装形式 SMALL OUTLINE, THIN PROFILE SMALL OUTLINE, THIN PROFILE SMALL OUTLINE, THIN PROFILE SMALL OUTLINE, THIN PROFILE SMALL OUTLINE, THIN PROFILE SMALL OUTLINE, THIN PROFILE
并行/串行 PARALLEL PARALLEL PARALLEL PARALLEL PARALLEL PARALLEL
认证状态 Not Qualified Not Qualified Not Qualified Not Qualified Not Qualified Not Qualified
座面最大高度 1.2 mm 1.2 mm 1.2 mm 1.2 mm 1.2 mm 1.2 mm
最大供电电压 (Vsup) 3.6 V 3.6 V 3.6 V 3.6 V 3.6 V 3.6 V
最小供电电压 (Vsup) 3 V 3 V 3 V 3 V 3 V 3 V
标称供电电压 (Vsup) 3.3 V 3.3 V 3.3 V 3.3 V 3.3 V 3.3 V
表面贴装 YES YES YES YES YES YES
技术 CMOS CMOS CMOS CMOS CMOS CMOS
温度等级 INDUSTRIAL INDUSTRIAL COMMERCIAL COMMERCIAL INDUSTRIAL INDUSTRIAL
端子形式 GULL WING GULL WING GULL WING GULL WING GULL WING GULL WING
端子节距 0.8 mm 0.8 mm 0.8 mm 0.8 mm 0.8 mm 0.8 mm
端子位置 DUAL DUAL DUAL DUAL DUAL DUAL
宽度 10.16 mm 10.16 mm 10.16 mm 10.16 mm 10.16 mm 10.16 mm
厂商名称 - Cypress(赛普拉斯) - Cypress(赛普拉斯) Cypress(赛普拉斯) Cypress(赛普拉斯)

技术资料推荐更多

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1571  1643  314  2835  920  46  44  4  58  8 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved