电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

GS832218B-133IV

产品描述Cache SRAM, 2MX18, 8.5ns, CMOS, PBGA119, 14 X 22 MM, 1.27 MM PITCH, FPBGA-119
产品类别存储    存储   
文件大小2MB,共42页
制造商GSI Technology
官网地址http://www.gsitechnology.com/
下载文档 详细参数 全文预览

GS832218B-133IV概述

Cache SRAM, 2MX18, 8.5ns, CMOS, PBGA119, 14 X 22 MM, 1.27 MM PITCH, FPBGA-119

GS832218B-133IV规格参数

参数名称属性值
是否无铅含铅
是否Rohs认证不符合
零件包装代码BGA
包装说明BGA,
针数119
Reach Compliance Codecompliant
ECCN代码3A991.B.2.B
最长访问时间8.5 ns
其他特性FLOW-THROUGH OR PIELINED ARCHITECTURE; ALSO OPERATES AT 2.5V SUPPLY
JESD-30 代码R-PBGA-B119
JESD-609代码e0
长度22 mm
内存密度37748736 bit
内存集成电路类型CACHE SRAM
内存宽度18
功能数量1
端子数量119
字数2097152 words
字数代码2000000
工作模式SYNCHRONOUS
最高工作温度85 °C
最低工作温度-40 °C
组织2MX18
封装主体材料PLASTIC/EPOXY
封装代码BGA
封装形状RECTANGULAR
封装形式GRID ARRAY
并行/串行PARALLEL
峰值回流温度(摄氏度)NOT SPECIFIED
认证状态Not Qualified
座面最大高度1.99 mm
最大供电电压 (Vsup)2 V
最小供电电压 (Vsup)1.7 V
标称供电电压 (Vsup)1.8 V
表面贴装YES
技术CMOS
温度等级INDUSTRIAL
端子面层TIN LEAD
端子形式BALL
端子节距1.27 mm
端子位置BOTTOM
处于峰值回流温度下的最长时间NOT SPECIFIED
宽度14 mm
Base Number Matches1

文档预览

下载PDF文档
GS832218/36/72(B/E/C)-xxxV
119-, 165-, & 209-Pin BGA
Commercial Temp
Industrial Temp
Features
• FT pin for user-configurable flow through or pipeline operation
• Single/Dual Cycle Deselect selectable
• IEEE 1149.1 JTAG-compatible Boundary Scan
• ZQ mode pin for user-selectable high/low output drive
• 1.8 V or 2.5 V core power supply
• 1.8 V or 2.5 V I/O supply
• LBO pin for Linear or Interleaved Burst mode
• Internal input resistors on mode pins allow floating mode pins
• Default to SCD x18/x36 Interleaved Pipeline mode
• Byte Write (BW) and/or Global Write (GW) operation
• Internal self-timed write cycle
• Automatic power-down for portable applications
• JEDEC-standard 119-, 165-, and 209-bump BGA package
• RoHS-compliant packages available
2M x 18, 1M x 36, 512K x 72
36Mb S/DCD Sync Burst SRAMs
250 MHz–133 MHz
1.8 V or 2.5 V V
DD
1.8 V or 2.5 V I/O
Applications
The GS832218/36/72-xxxV is a
37,748,736
-bit high performance
synchronous SRAM with a 2-bit burst address counter. Although
of a type originally developed for Level 2 Cache applications
supporting high performance CPUs, the device now finds
application in synchronous SRAM applications, ranging from
DSP main store to networking chip set support.
Functional Description
Re
co
m
Controls
Addresses, data I/Os, chip enable (E1), address burst control
inputs (ADSP, ADSC, ADV), and write control inputs (Bx, BW,
GW) are synchronous and are controlled by a positive-edge-
triggered clock input (CK). Output enable (G) and power down
control (ZZ) are asynchronous inputs. Burst cycles can be initiated
with either ADSP or ADSC inputs. In Burst mode, subsequent
burst addresses are generated internally and are controlled by
ADV. The burst address counter may be configured to count in
either linear or interleave order with the Linear Burst Order (LBO)
input. The Burst function need not be used. New addresses can be
loaded on every cycle with no degradation of chip performance.
Ne
w
me
nd
ed
for
Parameter Synopsis
-250
t
KQ
tCycle
Curr (x18)
Curr (x36)
Curr (x72)
t
KQ
tCycle
Curr (x18)
Curr (x36)
Curr (x72)
3.0
4.0
285
350
440
6.5
6.5
205
235
315
De
sig
-225 -200 -166 -150 -133 Unit
3.0
4.4
265
320
410
7.0
7.0
195
225
295
3.0
5.0
245
295
370
7.5
7.5
185
210
265
3.5
6.0
220
260
320
8.0
8.0
175
200
255
3.8
6.7
210
240
300
8.5
8.5
165
190
240
4.0
7.5
185
215
265
8.5
8.5
155
175
230
ns
ns
mA
mA
mA
ns
ns
mA
mA
mA
No
t
Pipeline
3-1-1-1
Flow
Through
2-1-1-1
Rev: 1.07 9/2008
1/42
n—
Di
sco
nt
inu
ed
Pr
od
u
Flow Through/Pipeline Reads
The function of the Data Output register can be controlled by the
user via the FT mode . Holding the FT mode pin low places the
RAM in Flow Through mode, causing output data to bypass the
Data Output Register. Holding FT high places the RAM in
Pipeline mode, activating the rising-edge-triggered Data Output
Register.
SCD and DCD Pipelined Reads
The GS832218/36/72-xxxV is a SCD (Single Cycle Deselect) and
DCD (Dual Cycle Deselect) pipelined synchronous SRAM. DCD
SRAMs pipeline disable commands to the same degree as read
commands. SCD SRAMs pipeline deselect commands one stage
less than read commands. SCD RAMs begin turning off their
outputs immediately after the deselect command has been
captured in the input registers. DCD RAMs hold the deselect
command for one full cycle and then begin turning off their
outputs just after the second rising edge of clock. The user may
configure this SRAM for either mode of operation using the SCD
mode input.
Byte Write and Global Write
Byte write operation is performed by using Byte Write enable
(BW) input combined with one or more individual byte write
signals (Bx). In addition, Global Write (GW) is available for
writing all bytes at one time, regardless of the Byte Write control
inputs.
FLXDrive™
The ZQ pin allows selection between high drive strength (ZQ low)
for multi-drop bus applications and normal drive strength (ZQ
floating or high) point-to-point applications. See the Output Driver
Characteristics chart for details.
Core and Interface Voltages
The GS832218/36/72-xxxV operates on a 1.8 V or 2.5 V power
supply. All inputs are 1.8 V or 2.5 V compatible. Separate output
power (V
DDQ
) pins are used to decouple output noise from the
internal circuits and are 1.8 V or 2.5 V compatible.
Specifications cited are subject to change without notice. For latest documentation see http://www.gsitechnology.com.
ct
© 2003, GSI Technology
用户自定制LED驱动器的设计
用户自定制LED驱动器的设计 邓成中(西华大学 机械工程与自动化学院, 四川 成都610039)   摘 要:利用Philips公司LPC系列单片机的一些特殊功能,在不外加元件的情况下,定制了一片高性 ......
fighting 模拟电子
关于驱动的简单问题
各位大侠,小弟初学WDM很多地方不明白,有个小问题 int i; ULONG dwByteSize=I.ReadSize(CURRENT); PUCHAR buffer1=new (NoPagedPool)UCHAR; PUCHAR buffer2=I.BufferedReadDest(); ......
hyhjjg 嵌入式系统
AT89s51中文资料
AT89s51中文资料...
z1z1z1z1z1 51单片机
430编译问题
下载程序后,一般情况下光标在主函数开始,点击运行后程序运行,但是写的一个程序下载后就直接处于图片那样运行的状态,都不知道程序运行去哪了,有没有人遇到过这种问题,求大神们帮助 ...
2011302467 微控制器 MCU
超级电容容量及放电时间计算方法
在超级电容的,很多用户都遇到相同的问题,就是怎样计算一定容量的超级电容在以一定电流放电时的放电时间,或者根据放电电流及放电时间,怎么选择超级电容的容量,下面我们给出简单的计算公司, ......
fish001 模拟与混合信号
网页post数据给嵌入式服务器,怎么样才能一个包发给服务器呢?
我们公司的嵌入式web服务器只能接收第一个包的数据。而且只能用post方法。一般数据post都分好几个包传倒服务器的。我想问下做网页的时候怎样才能使数据在一个包 里发到服务器。...
fgaggag 嵌入式系统

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 2421  1030  1940  1649  2307  49  21  40  34  47 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved