电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

GS881Z32CD-150T

产品描述ZBT SRAM, 256KX32, CMOS, PBGA165, 13 X 15 MM, 1 MM PITCH, FPBGA-165
产品类别存储    存储   
文件大小540KB,共38页
制造商GSI Technology
官网地址http://www.gsitechnology.com/
下载文档 详细参数 全文预览

GS881Z32CD-150T概述

ZBT SRAM, 256KX32, CMOS, PBGA165, 13 X 15 MM, 1 MM PITCH, FPBGA-165

GS881Z32CD-150T规格参数

参数名称属性值
包装说明LBGA,
Reach Compliance Codecompliant
ECCN代码3A991.B.2.B
其他特性IT ALSO OPERATES AT 3 V TO 3.6 V SUPPLY VOLTAGE
JESD-30 代码R-PBGA-B165
长度15 mm
内存密度8388608 bit
内存集成电路类型ZBT SRAM
内存宽度32
功能数量1
端子数量165
字数262144 words
字数代码256000
工作模式SYNCHRONOUS
最高工作温度70 °C
最低工作温度
组织256KX32
封装主体材料PLASTIC/EPOXY
封装代码LBGA
封装形状RECTANGULAR
封装形式GRID ARRAY, LOW PROFILE
并行/串行PARALLEL
座面最大高度1.4 mm
最大供电电压 (Vsup)2.7 V
最小供电电压 (Vsup)2.3 V
标称供电电压 (Vsup)2.5 V
表面贴装YES
技术CMOS
温度等级COMMERCIAL
端子形式BALL
端子节距1 mm
端子位置BOTTOM
宽度13 mm
Base Number Matches1

文档预览

下载PDF文档
GS881Z18/32/36C(T/D)-xxx
100-Pin TQFP & 165-Bump BGA
Commercial Temp
Features
• User-configurable Pipeline and Flow Through mode
• NBT (No Bus Turn Around) functionality allows zero wait
read-write-read bus utilization
• Fully pin-compatible with both pipelined and flow through
NtRAM™, NoBL™ and ZBT™ SRAMs
• IEEE 1149.1 JTAG-compatible Boundary Scan
• 2.5 V or 3.3 V +10%/–10% core power supply
• 2.5 V or 3.3 V I/O supply
• LBO pin for Linear or Interleave Burst mode
• Pin-compatible with 2M, 4M, and 18M devices
• Byte write operation (9-bit Bytes)
• 3 chip enable signals for easy depth expansion
• ZZ pin for automatic power-down
• JEDEC-standard packages
• RoHS-compliant 100-lead TQFP and 165-bump BGA
packages available
9Mb Pipelined and Flow Through
Synchronous NBT SRAM
333 MHz–150 MHz
2.5 V or 3.3 V V
DD
2.5 V or 3.3 V I/O
Because it is a synchronous device, address, data inputs, and
read/ write control inputs are captured on the rising edge of the
input clock. Burst order control (LBO) must be tied to a power
rail for proper operation. Asynchronous inputs include the
Sleep mode enable, ZZ and Output Enable. Output Enable can
be used to override the synchronous control of the output
drivers and turn the RAM's output drivers off at any time.
Write cycles are internally self-timed and initiated by the rising
edge of the clock input. This feature eliminates complex off-
chip write pulse generation required by asynchronous SRAMs
and simplifies input signal timing.
The GS881Z18C(T/D)/GS881Z32C(T/D)/GS881Z36C(T/D)
may be configured by the user to operate in Pipeline or Flow
Through mode. Operating as a pipelined synchronous device,
in addition to the rising-edge-triggered registers that capture
input signals, the device incorporates a rising-edge-triggered
output register. For read cycles, pipelined SRAM output data is
temporarily stored by the edge triggered output register during
the access cycle and then released to the output drivers at the
next rising edge of clock.
The GS881Z18C(T/D)/GS881Z32C(T/D)/GS881Z36C(T/D)
is implemented with GSI's high performance CMOS
technology and is available in a JEDEC-standard 100-pin
TQFP package.
Functional Description
The GS881Z18C(T/D)/GS881Z32C(T/D)/GS881Z36C(T/D)
is a 9Mbit Synchronous Static SRAM. GSI's NBT SRAMs,
like ZBT, NtRAM, NoBL or other pipelined read/double late
write or flow through read/single late write SRAMs, allow
utilization of all available bus bandwidth by eliminating the
need to insert deselect cycles when the device is switched from
read to write cycles.
Parameter Synopsis
-333
Pipeline
3-1-1-1
t
KQ
tCycle
Curr (x18)
Curr (x32/x36)
t
KQ
tCycle
Curr (x18)
Curr (x32/x36)
2.5
3.0
240
280
4.5
4.5
180
205
-300
2.5
3.3
225
260
5.0
5.0
165
190
-250
2.5
4.0
195
225
5.5
5.5
160
180
-200
3.0
5.0
170
195
6.5
6.5
140
160
-150
3.8
6.7
140
160
7.5
7.5
128
145
Unit
ns
ns
mA
mA
ns
ns
mA
mA
Flow Through
2-1-1-1
Rev: 1.04 7/2012
1/38
© 2011, GSI Technology
Specifications cited are subject to change without notice. For latest documentation see http://www.gsitechnology.com.
【AT-START-F425测评】利用U盘文件存储功能实现数据记录
前面介绍了以U盘文件的读取功能来实现数码相框功能,这次说一下利用文件存储功能来充当数据记录装置。 当然要进行记录就必须有数据,其获取的方式可以是通过计时器来产生,也可以由传感器来 ......
jinglixixi 国产芯片交流
凌阳推基于16位单片机SPMC75 LIN结点方案
(2006-01-07 08:51:46 ) 凌阳科技(SUNPLUS)于近日宣布,推出基于16位单片机SPMC75的LIN 结点应用方案。LIN (Local Interconnect Network)是一种低成本的串行通讯网络,用于实现汽车中 ......
fighting 单片机
AC输入火地线互换有什么问题?
270354 先是偶然发现电源板工作不正常,输出不是15V,而是2-3V的样子,查了一通发现有一种电源线的火地线内部是接反的,当使用正常的线测试后,换上这种线时,有相当大的概率出现掉电压的情况 ......
ldsheng 电源技术
提供应用程序接口,写产品SN
向应用程序提供一个可以写产品SN到flash中的方法,大家给点建议,都是有什么可行的方法。。。...
asqw 嵌入式系统
AD654(V/F变换)怎么设置才能使输入电压范围适合0~5V
一般电源电压是+5V时输入要求是0~1V,怎么才能使输入0~5V也可以?是不是调整Rt的大小?...
bbslb 嵌入式系统
创意礼获奖名单|2020-2021年安森美半导体和安富利物联网创意设计大赛
【大赛详情】2020-2021年安森美半导体和安富利物联网创意设计大赛 【领奖日期】即日起——2021年1月20日 【领奖方式】 Step1. 微信扫描下方二维码(关注电子工程世界 ......
EEWORLD社区 物联网大赛方案集锦

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1647  1109  1744  429  2754  34  23  36  9  56 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved