电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

GS881Z32CD-150IT

产品描述ZBT SRAM, 256KX32, CMOS, PBGA165, 13 X 15 MM, 1 MM PITCH, FPBGA-165
产品类别存储    存储   
文件大小538KB,共38页
制造商GSI Technology
官网地址http://www.gsitechnology.com/
下载文档 详细参数 全文预览

GS881Z32CD-150IT概述

ZBT SRAM, 256KX32, CMOS, PBGA165, 13 X 15 MM, 1 MM PITCH, FPBGA-165

GS881Z32CD-150IT规格参数

参数名称属性值
包装说明LBGA,
Reach Compliance Codecompliant
ECCN代码3A991.B.2.B
其他特性IT ALSO OPERATES AT 3 V TO 3.6 V SUPPLY VOLTAGE
JESD-30 代码R-PBGA-B165
长度15 mm
内存密度8388608 bit
内存集成电路类型ZBT SRAM
内存宽度32
功能数量1
端子数量165
字数262144 words
字数代码256000
工作模式SYNCHRONOUS
最高工作温度85 °C
最低工作温度-40 °C
组织256KX32
封装主体材料PLASTIC/EPOXY
封装代码LBGA
封装形状RECTANGULAR
封装形式GRID ARRAY, LOW PROFILE
并行/串行PARALLEL
座面最大高度1.4 mm
最大供电电压 (Vsup)2.7 V
最小供电电压 (Vsup)2.3 V
标称供电电压 (Vsup)2.5 V
表面贴装YES
技术CMOS
温度等级INDUSTRIAL
端子形式BALL
端子节距1 mm
端子位置BOTTOM
宽度13 mm
Base Number Matches1

文档预览

下载PDF文档
GS881Z18/32/36C(T/D)-xxxI
100-Pin TQFP & 165-Bump BGA
Industrial Temp
Features
• User-configurable Pipeline and Flow Through mode
• NBT (No Bus Turn Around) functionality allows zero wait
read-write-read bus utilization
• Fully pin-compatible with both pipelined and flow through
NtRAM™, NoBL™ and ZBT™ SRAMs
• IEEE 1149.1 JTAG-compatible Boundary Scan
• 2.5 V or 3.3 V +10%/–10% core power supply
• 2.5 V or 3.3 V I/O supply
• LBO pin for Linear or Interleave Burst mode
• Pin-compatible with 2M, 4M, and 18M devices
• Byte write operation (9-bit Bytes)
• 3 chip enable signals for easy depth expansion
• ZZ pin for automatic power-down
• JEDEC-standard packages
• RoHS-compliant 100-lead TQFP and 165-bump BGA
packages available
9Mb Pipelined and Flow Through
Synchronous NBT SRAM
333 MHz–150 MHz
2.5 V or 3.3 V V
DD
2.5 V or 3.3 V I/O
Because it is a synchronous device, address, data inputs, and
read/ write control inputs are captured on the rising edge of the
input clock. Burst order control (LBO) must be tied to a power
rail for proper operation. Asynchronous inputs include the
Sleep mode enable, ZZ and Output Enable. Output Enable can
be used to override the synchronous control of the output
drivers and turn the RAM's output drivers off at any time.
Write cycles are internally self-timed and initiated by the rising
edge of the clock input. This feature eliminates complex off-
chip write pulse generation required by asynchronous SRAMs
and simplifies input signal timing.
The GS881Z18C(T/D)/GS881Z32C(T/D)/GS881Z36C(T/D)
may be configured by the user to operate in Pipeline or Flow
Through mode. Operating as a pipelined synchronous device,
in addition to the rising-edge-triggered registers that capture
input signals, the device incorporates a rising-edge-triggered
output register. For read cycles, pipelined SRAM output data is
temporarily stored by the edge triggered output register during
the access cycle and then released to the output drivers at the
next rising edge of clock.
The GS881Z18C(T/D)/GS881Z32C(T/D)/GS881Z36C(T/D)
is implemented with GSI's high performance CMOS
technology and is available in a JEDEC-standard 100-pin
TQFP package.
Functional Description
The GS881Z18C(T/D)/GS881Z32C(T/D)/GS881Z36C(T/D)
is a 9Mbit Synchronous Static SRAM. GSI's NBT SRAMs,
like ZBT, NtRAM, NoBL or other pipelined read/double late
write or flow through read/single late write SRAMs, allow
utilization of all available bus bandwidth by eliminating the
need to insert deselect cycles when the device is switched from
read to write cycles.
Parameter Synopsis
-333I
Pipeline
3-1-1-1
t
KQ
tCycle
Curr (x18)
Curr (x32/x36)
t
KQ
tCycle
Curr (x18)
Curr (x32/x36)
2.5
3.0
260
300
4.5
4.5
200
225
-300I
2.5
3.3
245
280
5.0
5.0
185
210
-250I
2.5
4.0
215
245
5.5
5.5
180
200
-200I
3.0
5.0
190
215
6.5
6.5
160
180
-150I
3.8
6.7
160
180
7.5
7.5
148
165
Unit
ns
ns
mA
mA
ns
ns
mA
mA
Flow Through
2-1-1-1
Rev: 1.04 7/2012
1/38
© 2011, GSI Technology
Specifications cited are subject to change without notice. For latest documentation see http://www.gsitechnology.com.
求ARM开发板接两路模拟摄像头的方案
想用ARM开发板接两路模拟摄像头,复合信号输入。 有些板子(像飞思卡尔)太贵,如果选用三星的ARM9,虽然有些支持模拟视频输入,但只是一路。 不知道有没有支持两路(或更多)模拟视频输入的A ......
gary_81 ARM技术
【备战2013国赛】CPU的选择
本帖最后由 paulhyde 于 2014-9-15 03:43 编辑 最近经常有参加电子设计大赛的同学讨论这样的问题:我最近在学XX单片机或者XX ARM,不知道这个对大赛是否有用?或者参加电子设计大赛最好学什么 ......
欣之 电子竞赛
分享最新的FET-Pro430-Lite v3.3-0软件
430烧写软件, ...
MouseCat 微控制器 MCU
嵌入式GSM短信息接口的软硬件设计
摘要:SMS短信息服务作为GSM网络的一种基本业务已得到越来越多的系统运营商和系统开发商的重视,以GSM网络作为数据无线传输网络,可以开发出多种前景极其乐观的各类应用。本文给出一个小型的嵌 ......
rain 单片机
低价转让价值2500元的嵌入式面授培训
价值2500元的嵌入式面授培训,培训课程由深圳信盈达电子有限公司提供,地点在深圳,有效期至2012年7月 1000元低价转让 本帖最后由 sjzzlxy 于 2011-11-27 18:35 编辑 ]...
sjzzlxy 淘e淘
怎么在没有自带TCP协议的CDMA模块上实现彩信的收发呢?给点思路就行了。谢谢
怎么在没有自带TCP协议的CDMA模块上实现彩信的收发呢?给点思路就行了。谢谢 ...
diedie 嵌入式系统

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 2261  562  1544  310  238  46  12  32  7  5 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved