电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

GS832132AD-333IVT

产品描述Cache SRAM, 1MX32, 5ns, CMOS, PBGA165, FPBGA-165
产品类别存储    存储   
文件大小464KB,共30页
制造商GSI Technology
官网地址http://www.gsitechnology.com/
下载文档 详细参数 全文预览

GS832132AD-333IVT概述

Cache SRAM, 1MX32, 5ns, CMOS, PBGA165, FPBGA-165

GS832132AD-333IVT规格参数

参数名称属性值
零件包装代码BGA
包装说明LBGA,
针数165
Reach Compliance Codecompliant
ECCN代码3A991.B.2.B
最长访问时间5 ns
其他特性PIPELINE OR FLOW THROUGH ARCHITECTURE; ALSO OPERATES AT 2.5 SUPPLY
JESD-30 代码R-PBGA-B165
长度15 mm
内存密度33554432 bit
内存集成电路类型CACHE SRAM
内存宽度32
功能数量1
端子数量165
字数1048576 words
字数代码1000000
工作模式SYNCHRONOUS
组织1MX32
封装主体材料PLASTIC/EPOXY
封装代码LBGA
封装形状RECTANGULAR
封装形式GRID ARRAY, LOW PROFILE
并行/串行PARALLEL
认证状态Not Qualified
座面最大高度1.4 mm
最大供电电压 (Vsup)2 V
最小供电电压 (Vsup)1.7 V
标称供电电压 (Vsup)1.8 V
表面贴装YES
技术CMOS
端子形式BALL
端子节距1 mm
端子位置BOTTOM
宽度13 mm
Base Number Matches1

文档预览

下载PDF文档
GS832118/32/36AD-xxxV
165-Bump BGA
Commercial Temp
Industrial Temp
Features
• IEEE 1149.1 JTAG-compatible Boundary Scan
• 1.8 V or 2.5 V core power supply
• 1.8 V or 2.5 V I/O supply
• LBO pin for Linear or Interleaved Burst mode
• Internal input resistors on mode pins allow floating mode pins
• Byte Write (BW) and/or Global Write (GW) operation
• Internal self-timed write cycle
• Automatic power-down for portable applications
• JEDEC-standard 165-bump BGA package
• RoHS-compliant 165-bump BGA package available
2M x 18, 1M x 32, 1M x 36
36Mb Sync Burst SRAMs
333 MHz–150 MHz
2.5 V or 3.3 V V
DD
2.5 V or 3.3 V I/O
Flow Through/Pipeline Reads
The function of the Data Output register can be controlled by
the user via the FT mode pin (Pin 14). Holding the FT mode
pin low places the RAM in Flow Through mode, causing
output data to bypass the Data Output Register. Holding FT
high places the RAM in Pipeline mode, activating the rising-
edge-triggered Data Output Register.
SCD Pipelined Reads
The GS832118/32/36AD-xxxV is a SCD (Single Cycle
Deselect) pipelined synchronous SRAM. DCD (Dual Cycle
Deselect) versions are also available. SCD SRAMs pipeline
deselect commands one stage less than read commands. SCD
RAMs begin turning off their outputs immediately after the
deselect command has been captured in the input registers.
Byte Write and Global Write
Byte write operation is performed by using Byte Write enable
(BW) input combined with one or more individual byte write
signals (Bx). In addition, Global Write (GW) is available for
writing all bytes at one time, regardless of the Byte Write
control inputs.
Sleep Mode
Low power (Sleep mode) is attained through the assertion
(High) of the ZZ signal, or by stopping the clock (CK).
Memory data is retained during Sleep mode.
Core and Interface Voltages
The GS832118/32/36AD-xxxV operates on a 1.8 V or 2.5 V
power supply. All inputs are 1.8 V or 2.5 V compatible.
Separate output power (V
DDQ
) pins are used to decouple
output noise from the internal circuits and are 1.8 V or 2.5 V
compatible.
Functional Description
Applications
The GS832118/32/36AD-xxxV is a 37,748,736-bit high
performance synchronous SRAM with a 2-bit burst address
counter. Although of a type originally developed for Level 2
Cache applications supporting high performance CPUs, the
device now finds application in synchronous SRAM
applications, ranging from DSP main store to networking chip
set support.
Controls
Addresses, data I/Os, chip enable (E1), address burst control
inputs (ADSP, ADSC, ADV) and write control inputs (Bx,
BW, GW) are synchronous and are controlled by a positive-
edge-triggered clock input (CK). Output enable (G) and power
down control (ZZ) are asynchronous inputs. Burst cycles can
be initiated with either ADSP or ADSC inputs. In Burst mode,
subsequent burst addresses are generated internally and are
controlled by ADV. The burst address counter may be
configured to count in either linear or interleave order with the
Linear Burst Order (LBO) input. The Burst function need not
be used. New addresses can be loaded on every cycle with no
degradation of chip performance.
Parameter Synopsis
t
KQ
tCycle
Curr
(x18)
Curr
(x32/x36)
t
KQ
tCycle
Curr
(x18)
Curr
(x32/x36)
-333
3.0
3.0
365
425
5.0
5.0
270
315
-250
3.0
4.0
290
345
5.5
5.5
245
280
-200
3.0
5.0
250
290
6.5
6.5
210
250
-150
3.8
6.7
215
240
7.5
7.5
200
230
Unit
ns
ns
mA
mA
ns
ns
mA
mA
Pipeline
3-1-1-1
Flow
Through
2-1-1-1
Rev: 1.03 8/2013
1/30
© 2011, GSI Technology
Specifications cited are subject to change without notice. For latest documentation see http://www.gsitechnology.com.
竞赛的资料
本帖最后由 paulhyde 于 2014-9-15 09:45 编辑 一些竞赛的实用示例,以及各种运放的芯片 ...
ottomia1 电子竞赛
【藏书阁】第5篇 模拟电路 /如何成为电子工程师从书系列
目录: 第一章 无源滤波器、衰减器和均衡器 第二章 放大器的基本原理 第三章 波形发生器 第四章 模拟信号处理电路 第五章 调制电路与解调电路 参考文献...
wzt 模拟电子
最便宜的cpld是哪种啊
我只用来做个加速,一般的就行了,不知哪种cpld最便宜,并且也在生产的,停产的cpld用来开发新产品么,感觉不好。有谁推一个呀,谢谢 !~...
mzoetc 微控制器 MCU
[原创文章] 嘿哟,招聘福利来啦~<电子研发工程师>10.8W-19W年薪
发布一则招聘信息,职位:电子研发工程师 月薪资:9k-16k 工作地点:深圳市罗湖区其他待遇:五险一金,双休,社保公积金全额购买。创业型公司,刚刚起步,公司团队10人,15年规划团队20人以上。 ......
芝士就是力量 求职招聘
了解一点电动汽车锂离子电池管理系统
综合各国的电动汽车研究情况,可以发现共同存在的一个现象,即电池是整个电动汽车研究中出问题最多的部件。在电池生产的过程中,电池必须要经过化成检测工序,即在电池生产过程中需要对电池进行 ......
Aguilera 模拟与混合信号

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1722  176  103  2686  1581  35  4  3  55  32 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved