电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

530AC1300M00DG

产品描述LVPECL Output Clock Oscillator, 1300MHz Nom, ROHS COMPLIANT, SMD, 6 PIN
产品类别无源元件    振荡器   
文件大小215KB,共12页
制造商Silicon Laboratories Inc
标准  
下载文档 详细参数 全文预览

530AC1300M00DG概述

LVPECL Output Clock Oscillator, 1300MHz Nom, ROHS COMPLIANT, SMD, 6 PIN

530AC1300M00DG规格参数

参数名称属性值
是否无铅不含铅
是否Rohs认证符合
包装说明ROHS COMPLIANT, SMD, 6 PIN
Reach Compliance Codeunknown
其他特性TRAY
最长下降时间0.35 ns
频率调整-机械NO
频率稳定性7%
JESD-609代码e4
制造商序列号530
安装特点SURFACE MOUNT
标称工作频率1300 MHz
最高工作温度85 °C
最低工作温度-40 °C
振荡器类型LVPECL
物理尺寸7.0mm x 5.0mm x 1.85mm
最长上升时间0.35 ns
最大供电电压3.63 V
最小供电电压2.97 V
标称供电电压3.3 V
表面贴装YES
最大对称度55/45 %
端子面层Nickel/Gold (Ni/Au)
Base Number Matches1

文档预览

下载PDF文档
S i 5 3 0 / 5 31
R
EVISION
D
C
R Y S TA L
O
S C I L L A T O R
(XO)
(10 M H
Z T O
1.4 G H
Z
)
Features
Available with any-rate output
frequencies from 10 MHz to 945 MHz
and select frequencies to 1.4 GHz
3rd generation DSPLL
®
with superior
jitter performance
3x better frequency stability than
SAW-based oscillators
Internal fixed crystal frequency
ensures high reliability and low
aging
Available CMOS, LVPECL,
LVDS, and CML outputs
3.3, 2.5, and 1.8 V supply options
Industry-standard 5 x 7 mm
package and pinout
Pb-free/RoHS-compliant
Si5602
Ordering Information:
See page 7.
Applications
SONET/SDH
Networking
SD/HD video
Test and measurement
Clock and data recovery
FPGA/ASIC clock generation
Pin Assignments:
See page 6.
(Top View)
NC
OE
GND
1
2
3
6
5
4
V
DD
Description
The Si530/531 XO utilizes Silicon Laboratories’ advanced DSPLL circuitry
to provide a low jitter clock at high frequencies. The Si530/531 is available
with any-rate output frequency from 10 to 945 MHz and select frequencies to
1400 MHz. Unlike a traditional XO, where a different crystal is required for
each output frequency, the Si530/531 uses one fixed crystal to provide a
wide range of output frequencies. This IC based approach allows the crystal
resonator to provide exceptional frequency stability and reliability. In addition,
DSPLL clock synthesis provides superior supply noise rejection, simplifying
the task of generating low jitter clocks in noisy environments typically found in
communication systems. The Si530/531 IC based XO is factory configurable
for a wide variety of user specifications including frequency, supply voltage,
output format, and temperature stability. Specific configurations are factory
programmed at time of shipment, thereby eliminating long lead times
associated with custom oscillators.
®
CLK–
CLK+
Si530 (LVDS/LVPECL/CML)
OE
NC
GND
1
2
3
6
5
4
V
DD
Functional Block Diagram
V
DD
CLK– CLK+
NC
CLK
Si530 (CMOS)
Fixed
Frequency
XO
Any-rate
10–1400 MHz
DSPLL
®
Clock
Synthesis
OE
NC
GND
1
2
3
6
5
4
V
DD
CLK–
CLK+
Si531 (LVDS/LVPECL/CML)
OE
GND
Rev. 1.1 6/07
Copyright © 2007 by Silicon Laboratories
Si530/531
噢噢,开发板团购活动开始了!
嘿嘿。快来加入吧,大家要啥板子我去联系。量够了价格会降下来的。...
gooogleman 单片机
FPGA 以太网 数据传输
现在又一个小项目通过FPGA采集数据,数据处理后,通过以太网传输给服务器。我负责以太网数据传输的部分,因为速率要求不是很高,8.96Mbits/s。不知道用什么来设计比较合理。因为直接用FPGA的三 ......
luooove FPGA/CPLD
STM32入门+[ST 主题月]
STM32入门资料,分为初级,中级和高级,供大家参考 ...
wujianwei3980 stm32/stm8
allegro板层颜色配置
刚换了新公司,要求用allegro,之前一直用的ad,发现allegro半层颜色实在难以区分,加上对软件还不太熟悉,搞得很焦虑,不知道有没有大佬把allegro的颜色配置改成和ad一样的,求分享一下。 ...
Kkk- PCB设计
求LWIP的UDP广播例程
目前只找到大神发的UDP例程:https://bbs.eeworld.com.cn/thread-478165-1-1.html 需要改成回复广播的,不知道怎么改 一点思路没有,求例程,求指路 ...
lidonglei1 stm32/stm8
IAR FOR ARM STM32F103VB
芯片:stm32f103vb 开发工具:IAR FOR ARM 5.20 打开一个工程出现如下问题: The project file 'GPIO.EWP' is in an old format。Would you like to convert it for use with this version?(T ......
sye1066 stm32/stm8

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 2326  2385  1176  89  2144  10  9  1  11  4 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved