电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

RTAX1000S-1LG624E

产品描述Field Programmable Gate Array, 12096 CLBs, 1000000 Gates, 18144-Cell, CMOS, CBGA624, LGA-624
产品类别可编程逻辑器件    可编程逻辑   
文件大小6MB,共198页
制造商Actel
官网地址http://www.actel.com/
下载文档 详细参数 全文预览

RTAX1000S-1LG624E概述

Field Programmable Gate Array, 12096 CLBs, 1000000 Gates, 18144-Cell, CMOS, CBGA624, LGA-624

RTAX1000S-1LG624E规格参数

参数名称属性值
是否Rohs认证不符合
包装说明LGA, LGA624,25X25,50
Reach Compliance Codecompliant
其他特性125000 ASIC GATES ALSO AVAILABLE
CLB-Max的组合延迟0.95 ns
JESD-30 代码S-CBGA-N624
JESD-609代码e0
长度32.5 mm
可配置逻辑块数量12096
等效关口数量1000000
输入次数516
逻辑单元数量18144
输出次数516
端子数量624
最高工作温度125 °C
最低工作温度-55 °C
组织12096 CLBS, 1000000 GATES
封装主体材料CERAMIC, METAL-SEALED COFIRED
封装代码LGA
封装等效代码LGA624,25X25,50
封装形状SQUARE
封装形式GRID ARRAY
峰值回流温度(摄氏度)235
电源1.5,1.5/3.3,2.5/3.3 V
可编程逻辑类型FIELD PROGRAMMABLE GATE ARRAY
认证状态Not Qualified
筛选级别MIL-STD-883 Class S (Modified)
座面最大高度2.96 mm
最大供电电压1.575 V
最小供电电压1.425 V
标称供电电压1.5 V
表面贴装YES
技术CMOS
温度等级MILITARY
端子面层Tin/Lead (Sn/Pb)
端子形式NO LEAD
端子节距1.27 mm
端子位置BOTTOM
处于峰值回流温度下的最长时间20
宽度32.5 mm
Base Number Matches1

文档预览

下载PDF文档
v5.4
RTAX-S/SL RadTolerant FPGAs
Radiation Performance
SEU-Hardened Registers Eliminate the Need for Triple-
Module Redundancy (TMR)
– Immune to Single-Event Upsets (SEU) to LET
TH
> 37
MeV-cm
2
/mg
– SEU Rate < 10
-10
Errors/Bit-Day in Worst-Case
Geosynchronous Orbit
Expected SRAM Upset Rate of <10
-10
Errors/Bit-Day with
Use of Error Detection and Correction (EDAC) IP (included)
with Integrated SRAM Scrubber
– Single-Bit Correction, Double-Bit Detection
– Variable-Rate Background Refreshing
Total Ionizing Dose Up to 300 krad (Si, Functional)
Single-Event Latch-Up Immunity (SEL) to LET
TH
> 117 MeV-
cm
2
/mg
TM1019 Test Data Available
Single Event Transient (SET) – No Anomalies up to 150
MHz
Leading-Edge Performance
High-Performance Embedded FIFOs
350+ MHz System Performance
500+ MHz Internal Performance
700 Mb/s LVDS Capable I/Os
Specifications
Up to 4 Million Equivalent System Gates or 500 k
Equivalent ASIC Gates
Up to 20,160 SEU-Hardened Flip-Flops
Up to 840 I/Os
Up to 540 kbits Embedded SRAM
Manufactured on Advanced 0.15
μm
CMOS Antifuse
Process Technology, 7 Layers of Metal
Electrostatic Discharge (ESD) is 2,000 V (HBM MIL-STD-883,
TM3015)
Processing Flows
B-Flow – MIL-STD-883B
E-Flow – Actel Extended Flow
EV-Flow – Class V Equivalent Flow Processing Consistent
with MIL-PRF 38535
Features
Single-Chip, Nonvolatile Solution
1.5 V Core Voltage for Low Power
Flexible, Multi-Standard I/Os:
– 1.5 V, 1.8 V, 2.5 V, 3.3 V Mixed Voltage Operation
– Bank-Selectable I/Os – 8 Banks per Chip
– Single-Ended I/O Standards: LVTTL, LVCMOS, 3.3 V PCI
– JTAG Boundary Scan Testing (as per IEEE 1149.1)
– Differential I/O Standards: LVPECL and LVDS
– Voltage-Referenced I/O Standards: GTL+, HSTL Class 1,
SSTL2 Class 1 and 2, SSTL3 Class 1 and 2
– Hot-Swap Compliant with Cold-Sparing Support
(Except PCI)
Embedded Memory with Variable Aspect Ratio and
Organizations:
– Independent, Width-Configurable Read and Write Ports
– Programmable Embedded FIFO Control Logic
– ROM Emulation Capability
Deterministic, User-Controllable Timing
Unique In-System Diagnostic and Debug Capability
Prototyping Options
Commercial
Axcelerator
Devices
for
Functional
Verification
RTAX-S PROTO Devices with Same Functional and Timing
Characteristics as Flight Unit in a Non-Hermetic Package
Low Priced Reprogrammable ProASIC
®
3 Option for
Functional Verification
RTAX-SL Low Power Option
Offers Approximately Half the Standby Current of the
Standard RTAX-S Device at Worst-Case Conditions
Table 1 •
RTAX-S/SL Family Product Profile
Device
Capacity
Equivalent System Gates
ASIC Gates
Modules
Register (R-cells)
Combinatorial (C-cells)
Flip-Flops (maximum)
Embedded RAM/FIFO (without EDAC)
Core RAM Blocks
Core RAM Bits (K = 1,024)
Clocks (segmentable)
Hardwired
Routed
I/Os
I/O Banks
User I/Os (maximum)
I/O Registers
Package
CCGA/LGA
CQFP
RTAX250S/SL
250,000
30,000
1,408
2,816
2,816
12
54 k
4
4
8
198
744
624
208, 352
RTAX1000S/SL
1,000,000
125,000
6,048
12,096
12,096
36
162 k
4
4
8
418
1,548
624
352
RTAX2000S/SL
2,000,000
250,000
10,752
21,504
21,504
64
288 k
4
4
8
684
2,052
624, 1152
256, 352
RTAX4000S/SL
4,000,000
500,000
20,160
40,320
40,320
120
540 k
4
4
8
840
2,520
1272
352
May 2009
© 2009 Actel Corporation
i
See the Actel website for the latest version of the datasheet.
这个基于WinCE的条码采集器设备在电池用光情况下再充电打开竟然会初始化,把原先的一些配置都改了,大家有办法搞定这个?
这个基于WinCE的条码采集器设备在电池用光情况下再充电打开竟然会初始化,把原先的一些配置都改了,大家有办法搞定这个?...
sigon 嵌入式系统
STM32代码优化后的问题
刚接触STM32,还只看了时钟系统、中断、GPIO和通用定时器的普通定时功能。 编译器MDK4.0,借固件库写个了用TIM2控制灯闪的程序。不优化时正常,优化后(优化等级1~3都试过)闪烁频率翻倍 ......
lcllcl20031 stm32/stm8
wince有关支持韩文的问题?
在PB中选择了"朝鲜语",编出的nk中可以显示韩文,但是'\'符号显示不对,显示成了"中间有一横杠的'W'",这是为什么?并且如果是"英语"/"中文"下,activesync工作正常,在"朝鲜语"下activesync也连不上?? ......
xiongbg 嵌入式系统
求助uCOS在51上移植的问题
小弟学习uCOS-II 已经有一段时间,打算移植到STM32上。在这之前想先学习一下uCOS-II在51上的移植。最近在论坛上看到一个移植程序,就去看了一下,发现有好多不懂。先请教几个问题。 这些都在 OS ......
hades2011 实时操作系统RTOS
数码管动态实时显示ds1302的功能为什么实现不了?
用的是HJ-2G开发学习板,想实现用动态数码管实时显示ds1302的功能?仿照网上程序试了好多遍,为什么老是实现不了呢?现贴出显示那部分程序。 void Delay(unsigned long x) { while(x-- ......
dafengche Microchip MCU
写了个软件都抢不过你们
本帖最后由 wangfuchong 于 2014-6-19 18:03 编辑 写了个小软件,不过应该不算恶意吧,只是帮助查看页面,自动更新页面,出现“xx楼”字样例如“96楼”(96,196,296)的时候自动提交发布一 ......
wangfuchong 聊聊、笑笑、闹闹

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 2597  2044  978  1267  1901  8  51  31  41  44 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved