电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

71256SA20PZ

产品描述Standard SRAM, 32KX8, 20ns, CMOS, PDSO28, TSOP1-28
产品类别存储    存储   
文件大小82KB,共8页
制造商IDT (Integrated Device Technology)
下载文档 详细参数 全文预览

71256SA20PZ概述

Standard SRAM, 32KX8, 20ns, CMOS, PDSO28, TSOP1-28

71256SA20PZ规格参数

参数名称属性值
是否Rohs认证不符合
零件包装代码TSOP
包装说明TSOP1-28
针数28
Reach Compliance Codenot_compliant
ECCN代码EAR99
最长访问时间20 ns
I/O 类型COMMON
JESD-30 代码R-PDSO-G28
JESD-609代码e0
长度11.8 mm
内存密度262144 bit
内存集成电路类型STANDARD SRAM
内存宽度8
湿度敏感等级3
功能数量1
端子数量28
字数32768 words
字数代码32000
工作模式ASYNCHRONOUS
最高工作温度70 °C
最低工作温度
组织32KX8
输出特性3-STATE
封装主体材料PLASTIC/EPOXY
封装代码TSOP1
封装等效代码TSSOP28,.53,22
封装形状RECTANGULAR
封装形式SMALL OUTLINE, THIN PROFILE
并行/串行PARALLEL
电源5 V
认证状态Not Qualified
座面最大高度1.2 mm
最大待机电流0.015 A
最小待机电流4.5 V
最大压摆率0.145 mA
最大供电电压 (Vsup)5.5 V
最小供电电压 (Vsup)4.5 V
标称供电电压 (Vsup)5 V
表面贴装YES
技术CMOS
温度等级COMMERCIAL
端子面层Tin/Lead (Sn85Pb15)
端子形式GULL WING
端子节距0.55 mm
端子位置DUAL
宽度8 mm
Base Number Matches1

文档预览

下载PDF文档
CMOS Static RAM
256K (32K x 8-Bit)
IDT71256SA
x
x
Features
32K x 8 advanced high-speed CMOS static RAM
Commercial (0° to 70°C) and Industrial (-40° to 85°C)
temperature options
Equal access and cycle times
– Commercial and Industrial: 12/15/20/25ns
One Chip Select plus one Output Enable pin
Bidirectional data inputs and outputs directly
TTL-compatible
Low power consumption via chip deselect
Commercial product available in 28-pin 300- and 600-mil
Plastic DIP, 300 mil Plastic SOJ and TSOP packages
Industrial product available in 28-pin 300 mil Plastic SOJ
and TSOP packages
Description
The IDT71256SA is a 262,144-bit high-speed Static RAM organized
as 32K x 8. It is fabricated using IDT’s high-perfomance, high-reliability
CMOS technology. This state-of-the-art technology, combined with
innovative circuit design techniques, provides a cost-effective solution for
high-speed memory needs.
The IDT71256SA has an output enable pin which operates as fast as
6ns, with address access times as fast as 12ns. All bidirectional inputs and
outputs of the IDT71256SA are TTL-compatible and operation is from a
single 5V supply. Fully static asynchronous circuitry is used, requiring no
clocks or refresh for operation.
The IDT71256SA is packaged in 28-pin 300- and 600-mil Plastic DIP,
28-pin 300 mil Plastic SOJ and TSOP.
x
x
x
x
x
x
Functional Block Diagram
A
0
A
1
A
2
A
3
A
4
A
5
A
6
A
7
A
8
A
9
A
10
A
11
A
12
A
13
A
14
ADDRESS
DECODER
262,144-BIT
MEMORY
ARRAY
,
I/O
0 -
I/O
7
8
8
I/O CONTROL
2948 drw 01
CS
WE
OE
CONTROL
LOGIC
FEBRUARY 2001
1
©2000 Integrated Device Technology, Inc.
DSC-2948/07

技术资料推荐更多

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1274  580  1159  737  165  26  12  24  15  4 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved