电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

HY29DL163BF-70I

产品描述Flash, 1MX16, 70ns, PBGA48, 8 X 9 MM, FBGA-48
产品类别存储    存储   
文件大小550KB,共48页
制造商SK Hynix(海力士)
官网地址http://www.hynix.com/eng/
下载文档 详细参数 全文预览

HY29DL163BF-70I概述

Flash, 1MX16, 70ns, PBGA48, 8 X 9 MM, FBGA-48

HY29DL163BF-70I规格参数

参数名称属性值
是否Rohs认证不符合
零件包装代码BGA
包装说明8 X 9 MM, FBGA-48
针数48
Reach Compliance Codecompliant
ECCN代码EAR99
最长访问时间70 ns
备用内存宽度8
启动块BOTTOM
命令用户界面YES
通用闪存接口YES
数据轮询YES
JESD-30 代码R-PBGA-B48
JESD-609代码e0
长度9 mm
内存密度16777216 bit
内存集成电路类型FLASH
内存宽度16
功能数量1
部门数/规模8,31
端子数量48
字数1048576 words
字数代码1000000
工作模式ASYNCHRONOUS
最高工作温度85 °C
最低工作温度-40 °C
组织1MX16
封装主体材料PLASTIC/EPOXY
封装代码TFBGA
封装等效代码BGA48,6X8,32
封装形状RECTANGULAR
封装形式GRID ARRAY, THIN PROFILE, FINE PITCH
并行/串行PARALLEL
峰值回流温度(摄氏度)NOT SPECIFIED
电源3/3.3 V
编程电压3 V
认证状态Not Qualified
就绪/忙碌YES
座面最大高度1.2 mm
部门规模8K,64K
最大待机电流0.000005 A
最大压摆率0.045 mA
最大供电电压 (Vsup)3.6 V
最小供电电压 (Vsup)2.7 V
标称供电电压 (Vsup)3 V
表面贴装YES
技术CMOS
温度等级INDUSTRIAL
端子面层Tin/Lead (Sn/Pb)
端子形式BALL
端子节距0.8 mm
端子位置BOTTOM
处于峰值回流温度下的最长时间NOT SPECIFIED
切换位YES
类型NOR TYPE
宽度8 mm
Base Number Matches1

文档预览

下载PDF文档
HY29DL162/HY29DL163
16 Megabit (2M x 8/1M x16) Low Voltage,
Dual Bank, Simultaneous Read/Write Flash Memory
KEY FEATURES
n
Single Power Supply Operation
n
n
n
n
n
n
n
n
n
n
n
Read, program, and erase operations
from 2.7 to 3.6 V
Ideal for battery-powered applications
Simultaneous Read/Write Operations
Host system can program or erase in one
bank while simultaneously reading from any
sector in the other bank with zero latency
between read and write operations
High Performance
70 and 80 ns access time versions with
30pF load
90 and 120 ns access time versions with
100pF load
Ultra Low Power Consumption (Typical
Values)
Automatic sleep mode current: 200 nA
Standby mode current: 200 nA
Read current: 10 mA (at 5 MHz)
Program/erase current: 15 mA
Boot-Block Sector Architecture with 39
Sectors in Two Banks for Fast In-System
Code Changes
Secured Sector: An Extra 64 Kbyte Sector
that Can Be:
Factory locked and identifiable: 16 bytes
available for a secure, random factory-
programmed Electronic Serial Number
Customer lockable: Can be read, program-
med, or erased just like other sectors
Flexible Sector Architecture
Sector Protection allows locking of a
sector or sectors to prevent program or
erase operations within that sector
Temporary Sector Unprotect allows
changes in locked sectors (requires high
voltage on RESET# pin)
Automatic Erase Algorithm Erases Any
Combination of Sectors or the Entire Chip
Automatic Program Algorithm Writes and
Verifies Data at Specified Addresses
Compliant with Common Flash Memory
Interface (CFI) Specification
Minimum 100,000 Write Cycles per Sector
(1,000,000 cycles Typical)
Compatible with JEDEC Standards
Pinout and software compatible with
single-power supply Flash devices
Superior inadvertent write protection
n
Data# Polling and Toggle Bits
n
n
n
n
n
n
Provide software confirmation of completion
of program or erase operations
Ready/Busy# Pin
Provides hardware confirmation of
completion of program or erase operations
Erase Suspend
Suspends an erase operation to allow
programming data to or reading data from
a sector in the same bank
Erase Resume can then be invoked to
complete the suspended erasure
Hardware Reset Pin (RESET#) Resets the
Device to Reading Array Data
WP#/ACC Input Pin
Write protect (WP#) function allows
hardware protection of two outermost boot
sectors, regardless of sector protect status
Acceleration (ACC) function provides
accelerated program times
Fast Program and Erase Times
Sector erase time: 0.5 sec typical
Byte/Word program time utilizing
Acceleration function: 10 µs typical
Space Efficient Packaging
48-pin TSOP and 48-ball FBGA packages
LOGIC DIAGRAM
20
A[19:0]
DQ[7:0]
7
CE#
OE#
WE#
RESET#
BYTE#
DQ[14:8]
DQ[15]/A[-1]
WP#/ACC
RY/BY#
8
Preliminary
Revision 1.3, June 2001
【TIDesigns】推荐5款汽车电子参考设计
汽车摄像机模块中图像传感器的电源参考设计描述 该参考设计可为汽车摄像头模块中的 Aptina AR0132 图像传感器提供紧凑型电源解决方案(电路板尺寸为 20 x 20mm)。该设计附带电源板和滤波板。 ......
EEWORLD社区 微控制器 MCU
广州诚聘LINUX嵌入式工程师(工作3年可技术入股)
职位名称: 嵌入式LINUX软件工程师工作地点:广州市荔湾区 薪酬面议 工作职责:1. 基于TI OMAP-L138芯片的嵌入式LINUX软件开发设计;2. 基于QT的图形界面开发设计;3. 嵌入式Linux驱动设计开发 ......
davidshenlie 求职招聘
怎么判断ADC结束和ADC的转换周期对精度有什么影响?
1、我的程序用DMA1传输,怎么判断ADC结束? 是在 void DMA1_Channel1_IRQHandler(void) { } 这个函数里判断么? 该怎么做? 2、ADC的转换周期对精度有什么影响?...
lingr stm32/stm8
【allegro】两元件间走线推挤不正
如图位置: 224072 这个地方走线怎么没办法推挤正啊啊??求助求助~~ ...
ohahaha PCB设计
找了篇讲A/D噪声性能方面的资料,大家看下(2)
使用噪声抖动提高ADC的无杂散动态范围 无杂散动态范围(SFDR)是RMS信号幅度与最大杂散频谱分量RMS值的比率。在高速ADC中,使SFDR达到最大的两个基本限制是前端放大器和采样保持电路产生的失真,以 ......
linda_xia 模拟电子
关于《基于运算放大器和模拟集成电路的电路设计》有个极点的概念搞不清楚
本帖最后由 sunboy25 于 2020-10-8 23:15 编辑 504554我想问一下,上图我画红圈的地方书上讲的对不对?我怎么觉得极点应该是原点? ...
sunboy25 模拟电子

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1744  1190  964  1316  1971  35  45  13  43  57 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved