电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

MT58L64L18PT-6T

产品描述Cache SRAM, 64KX18, 3.5ns, CMOS, PQFP100, PLASTIC, MS-026, TQFP-100
产品类别存储    存储   
文件大小240KB,共17页
制造商Cypress(赛普拉斯)
下载文档 详细参数 全文预览

MT58L64L18PT-6T概述

Cache SRAM, 64KX18, 3.5ns, CMOS, PQFP100, PLASTIC, MS-026, TQFP-100

MT58L64L18PT-6T规格参数

参数名称属性值
零件包装代码QFP
包装说明LQFP,
针数100
Reach Compliance Codeunknown
ECCN代码3A991.B.2.A
最长访问时间3.5 ns
其他特性PIPELINED ARCHITECTURE
JESD-30 代码R-PQFP-G100
长度20 mm
内存密度1179648 bit
内存集成电路类型CACHE SRAM
内存宽度18
功能数量1
端子数量100
字数65536 words
字数代码64000
工作模式SYNCHRONOUS
最高工作温度70 °C
最低工作温度
组织64KX18
封装主体材料PLASTIC/EPOXY
封装代码LQFP
封装形状RECTANGULAR
封装形式FLATPACK, LOW PROFILE
并行/串行PARALLEL
认证状态Not Qualified
座面最大高度1.6 mm
最大供电电压 (Vsup)3.6 V
最小供电电压 (Vsup)3.135 V
标称供电电压 (Vsup)3.3 V
表面贴装YES
技术CMOS
温度等级COMMERCIAL
端子形式GULL WING
端子节距0.65 mm
端子位置QUAD
宽度14 mm
Base Number Matches1

文档预览

下载PDF文档
1Mb: 64K x 18, 32K x 32/36
3.3V I/O, PIPELINED, SCD SYNCBURST SRAM
1Mb SYNCBURST
SRAM
FEATURES
MT58L64L18P, MT58L32L32P,
MT58L32L36P
3.3V V
DD
, 3.3V I/O, Pipelined, Single-Cycle
Deselect
• Fast clock and OE# access times
• Single +3.3V +0.3V/-0.165V power supply (V
DD
)
• Separate +3.3V +0.3V/-0.165V isolated output buffer
supply (V
DD
Q)
• SNOOZE MODE for reduced-power standby
• Single-cycle deselect (Pentium
®
BSRAM-compatible)
• Common data inputs and data outputs
• Individual BYTE WRITE control and GLOBAL WRITE
• Three chip enables for simple depth expansion and
address pipelining
• Clock-controlled and registered addresses, data I/Os
and control signals
• Internally self-timed WRITE cycle
• Burst control pin (interleaved or linear burst)
• Automatic power-down for portable applications
• 100-lead TQFP for high density, high speed
• Low capacitive bus loading
• x18, x32 and x36 options available
100-Pin TQFP**
(D-1)
**JEDEC-standard MS-026 BHA (LQFP).
OPTIONS
• Timing (Access/Cycle/MHz)
3.5ns/6.0ns/166 MHz
4.2ns/7.5ns/133 MHz
5ns/10ns/100 MHz
• Configurations
64K x 18
32K x 32
32K x 36
• Package
100-pin TQFP
• Temperature
Commercial (0°C to +70°C)
Industrial (-40°C to +85°C)
*Under consideration.
MARKING
-6
-7.5
-10
MT58L64L18P
MT58L32L32P
MT58L32L36P
T
None
T*
• Part Number Example: MT58L64L18PT-10 T
GENERAL DESCRIPTION
The Micron
®
SyncBurst
SRAM family employs high-
speed, low-power CMOS designs that are fabricated using
an advanced CMOS process.
The MT58L64L18P and MT58L32L32/36P 1Mb SRAMs
integrate a 64K x 18, 32K x 32, or 32K x 36 SRAM core with
advanced synchronous peripheral circuitry and a 2-bit
burst counter. All synchronous inputs pass through registers
1Mb: 64K x 18, 32K x 32/36 3.3V I/O, Pipelined, SCD SyncBurst SRAM
MT58L64L18P.p65 – Rev. 6/99
controlled by a positive-edge-triggered single clock input
(CLK). The synchronous inputs include all addresses, all
data inputs, active LOW chip enable (CE#), two additional
chip enables for easy depth expansion (CE2, CE2#), burst
control inputs (ADSC#, ADSP#, ADV#), byte write enables
(BWx#) and global write (GW#).
Asynchronous inputs include the output enable (OE#),
clock (CLK) and snooze enable (ZZ). There is also a burst
mode pin (MODE) that selects between interleaved and
linear burst modes. The data-out (Q), enabled by OE#, is
also asynchronous. WRITE cycles can be from one to two
bytes wide (x18) or from one to four bytes wide (x32/x36),
as controlled by the write control inputs.
Burst operation can be initiated with either address status
processor (ADSP#) or address status controller (ADSC#)
input pins. Subsequent burst addresses can be internally
generated as controlled by the burst advance pin (ADV#).
Address and write control are registered on-chip to
simplify WRITE cycles. This allows self-timed WRITE cycles.
Individual byte enables allow individual bytes to be written.
During WRITE cycles on the x18 device, BWa# controls
DQa pins and DQPa; BWb# controls DQb pins and DQPb.
During WRITE cycles on the x32 and x36 devices, BWa#
controls DQa pins and DQPa; BWb# controls DQb pins and
DQPb; BWc# controls DQc pins and DQPc; BWd# controls
DQd pins and DQPd. GW# LOW causes all bytes to be
written. Parity pins are only available on the x18 and x36
versions.
1
Micron Technology, Inc., reserves the right to change products or specifications without notice.
©1999,
Micron Technology, Inc.
All registered and unregistered trademarks are the sole property of their respective companies.
Orcad导出网表的时出现一堆错误,该怎么解决?
如图,类似于这种警告,is renamed...,但是这种重复的GND和VCC管脚,我都把它设置为了POWER属性了,为什么还是会提示重复?请问是怎么回事呢? 615888 615889 ...
elec32156 PCB设计
用PCI芯片开发PCI接口板及相关驱动,
分到一个任务,要用PCI芯片开发PCI接口板及相关驱动, 我会点c/C++,VC++,硬件会的比较少,只会点 数模电及一些基本电路。 有点没有头绪,不知道您不能根据我的情况给我点指点,能给一个能由 ......
chinatonglian 嵌入式系统
RF无线射频电路设计中的常见问题及设计原则
RF无线射频电路设计中的常见问题及设计原则...
flutejerry 无线连接
09控制类的进
本帖最后由 paulhyde 于 2014-9-15 08:58 编辑 09国赛 做控制类的进这个群 74779049 我们来讨论今年 出题内容及要素 ...
lly200 电子竞赛
【Altera SOC深度体验之旅】有人安装QII最新版本吗?
由于QII12.1不支持CycloneV,所以下载了最新的QII14.1,。安装的时候遇到了下面的问题: 188072 具体的解决方法,是直接点Ignore忽略就好。 安装完之后,发现还是可以使用的。 ......
coyoo FPGA/CPLD
VS2005调试目标机上应用程序时,用TCP/IP方式连接总是“设备未就绪”??
使用VS2005开发win ce的应用程序,在调试的时间用TCP/IP方式连接到开发板,老说“设备未就绪”,该怎么解决啊?...
lcq_0016 嵌入式系统

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1726  1235  1921  1761  943  50  38  51  22  26 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved