电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

RTSX32SU-1CQG208B

产品描述Field Programmable Gate Array, 2880 CLBs, 48000 Gates, CMOS, CQFP208, CERAMIC, QFP-208
产品类别可编程逻辑器件    可编程逻辑   
文件大小645KB,共80页
制造商Microsemi
官网地址https://www.microsemi.com
标准
下载文档 详细参数 全文预览

RTSX32SU-1CQG208B概述

Field Programmable Gate Array, 2880 CLBs, 48000 Gates, CMOS, CQFP208, CERAMIC, QFP-208

RTSX32SU-1CQG208B规格参数

参数名称属性值
是否Rohs认证符合
Objectid1822051504
包装说明QFF,
Reach Compliance Codecompliant
ECCN代码3A001.A.2.C
其他特性32000 TYPICAL GATES AVAILABLE
JESD-30 代码S-CQFP-F208
JESD-609代码e4
长度29.21 mm
可配置逻辑块数量2880
等效关口数量48000
端子数量208
最高工作温度125 °C
最低工作温度-55 °C
组织2880 CLBS, 48000 GATES
封装主体材料CERAMIC, METAL-SEALED COFIRED
封装代码QFF
封装形状SQUARE
封装形式FLATPACK
可编程逻辑类型FIELD PROGRAMMABLE GATE ARRAY
认证状态Not Qualified
筛选级别MIL-STD-883 Class B
座面最大高度3.9 mm
最大供电电压2.75 V
最小供电电压2.25 V
标称供电电压2.5 V
表面贴装YES
技术CMOS
温度等级MILITARY
端子面层GOLD OVER NICKEL
端子形式FLAT
端子节距0.5 mm
端子位置QUAD
宽度29.21 mm

文档预览

下载PDF文档
Advanced v0.3
u e
RTSX-SU RadTolerant FPGAs (UMC)
Designed for Space
SEU-Hardened Registers Eliminate the Need to
Implement Triple-Module Redundancy (TMR)
– Immune to Single-Event Upsets (SEU) to LET
th
> 40 MeV-cm
2
/mg,
– SEU Rate < 10
–10
Upset/Bit-Day in Worst-Case
Geosynchronous Orbit
Up to 100 krad (Si) Total Ionizing Dose (TID)
– Parametric Performance Supported with Lot-
Specific Test Data
Single-Event Latch-Up (SEL) Immunity
TM1019.5 Test Data Available
QML Certified Devices
Features
Very Low Power Consumption (Up to 68 mW at
Standby)
3.3V and 5V Mixed Voltage
Configurable I/O Support for 3.3V/5V PCI, LVTTL,
TTL, and CMOS
– 5V Input Tolerance and 5V Drive Strength
– Slow Slew Rate Option
– Configurable Weak Resistor Pull-Up/Down for
Tristated Outputs at Power-Up
– Hot-Swap
Compliant
with
Cold-Sparing
Support
Secure Programming Technology Prevents Reverse
Engineering and Design Theft
100% Circuit Resource Utilization with 100% Pin
Locking
Unique In-System Diagnostic and Verification
Capability with Silicon Explorer II
Low-Cost Prototyping Option
Deterministic, User-Controllable Timing
JTAG Boundary Scan Testing in Compliance with
IEEE Standard 1149.1 – Dedicated JTAG Reset
(TRST) Pin
High Performance
230 MHz System Performance
310 MHz Internal Performance
9.5 ns Input Clock to Output Pad
Specifications
0.25 µm Metal-to-Metal Antifuse Process (UMC)
48,000 to 108,000 Available System Gates
Up to 2,012 SEU-Hardened Flip-Flops
Up to 360 User-Programmable I/O Pins
Table 1 •
RTSX-SU Product Profile
Device
Capacity
Typical Gates
System Gates
Logic Modules
Combinatorial Cells
SEU-Hardened Register Cells (Dedicated Flip-Flops)
Maximum Flip-Flops
Maximum User I/Os
Clocks
Quadrant Clocks
Speed Grades
Package
(by pin count)
CQFP
CCGA
CCLG
RTSX32SU
32,000
48,000
2,880
1,800
1,080
1,980
227
3
0
Std., –1
208, 256
256
RTSX72SU
72,000
108,000
6,036
4,024
2,012
4,024
360
3
4
Std., –1
208, 256
624
October 2004
© 2004 Actel Corporation
i
See Actel’s website for the latest version of the datasheet

技术资料推荐更多

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 907  1959  1634  591  1247  24  42  38  43  8 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved