电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

IDT72520L80L

产品描述Bi-Directional FIFO, 1KX18, 80ns, Synchronous, CMOS, CQCC52
产品类别存储    存储   
文件大小237KB,共27页
制造商IDT (Integrated Device Technology)
下载文档 详细参数 全文预览

IDT72520L80L概述

Bi-Directional FIFO, 1KX18, 80ns, Synchronous, CMOS, CQCC52

IDT72520L80L规格参数

参数名称属性值
是否无铅含铅
是否Rohs认证不符合
Reach Compliance Codenot_compliant
ECCN代码EAR99
最长访问时间80 ns
JESD-30 代码S-XQCC-N52
JESD-609代码e0
内存密度18432 bit
内存集成电路类型BI-DIRECTIONAL FIFO
内存宽度18
端子数量52
字数1024 words
字数代码1000
工作模式SYNCHRONOUS
最高工作温度70 °C
最低工作温度
组织1KX18
封装主体材料CERAMIC
封装代码QCCN
封装等效代码LCC52,.75SQ
封装形状SQUARE
封装形式CHIP CARRIER
峰值回流温度(摄氏度)260
电源5 V
认证状态Not Qualified
最大待机电流0.03 A
最大压摆率0.22 mA
标称供电电压 (Vsup)5 V
表面贴装YES
技术CMOS
温度等级COMMERCIAL
端子面层Tin/Lead (Sn/Pb)
端子形式NO LEAD
端子节距1.27 mm
端子位置QUAD
处于峰值回流温度下的最长时间6
Base Number Matches1

文档预览

下载PDF文档
Bus-Matching Bidirectional FIFO
512 x 18-BIT – 1,024 x 9-BIT
1,024 x 18-BIT – 2,048 x 9-BIT
IDT72510
IDT72520
NOTE: The IDT72510/72520 have been obsoleted and the last time buy will be
on 01/29/2003. These devices should not be used in new designs.
FEATURES:
DESCRIPTION:
The IDT72510 and IDT72520 are highly integrated first-in, first-out
memories that enhance processor-to-processor and processor-to-peripheral
communications. IDT BiFIFOs integrate two side-by-side memory arrays for
data transfers in two directions.
The BiFIFOs have two ports, A and B, that both have standard micropro-
cessor interfaces. All BiFIFO operations are controlled from the 18-bit wide
Port A. The BiFIFOs incorporate bus matching logic to convert the 18-bit wide
memory data paths to the 9-bit wide Port B data bus. The BiFIFOs have a
bypass path that allows the device connected to Port A to pass messages
directly to the Port B device.
Ten registers are accessible through Port A, a Command Register, a
Status Register, and eight Configuration Registers.
The IDT BiFIFOs have programmable flags. Each FIFO memory array
has four internal flags, Empty, Almost-Empty, Almost-Full and Full, for a total of
eight internal flags. The Almost-Empty and Almost-Full flag offsets can be set to
any depth through the Configuration Registers. These eight internal flags can
be assigned to any of four external flag pins (FLG
A
-FLG
D
) through one
Configuration Register.
Port B has parity, reread/rewrite and DMA functions. Parity generation
and checking can be done by the BiFIFO on data passing through Port B. The
Reread and Rewrite controls will read or write Port B data blocks multiple
times. The BiFIFOs have three pins, REQ, ACK and CLK, to control DMA
transfers from Port B devices.
Two side-by-side FIFO memory arrays for bidirectional data
transfers
512 x 18-Bit – 1,024 x 9-Bit (IDT72510)
1,024 x 18-Bit – 2,048 x 9-Bit (IDT72520)
18-bit data bus on Port A side and 9-bit data bus on Port B side
Can be configured for 18-to-9-bit, 36-to-9-bit, or 36-to-18-bit
communication
Fast 25ns access time
Fully programmable standard microprocessor interface
Built-in bypass path for direct data transfer between two ports
Two fixed flags, Empty and Full, for both the A-to-B and the B-
to-A FIFO
Two programmable flags, Almost-Empty and Almost-Full for
each FIFO
Programmable flag offset can be set to any depth in the FIFO
Any of the eight internal flags can be assigned to four external
flag pins
Flexible reread/rewrite capabilities
On-chip parity checking and generation
Standard DMA control pins for data exchange with
peripherals
IDT72510 and IDT72520 available in the the 52-pin PLCC
package
Industrial temperature range (–40°C to +85°C) is available
°
°
SIMPLIFIED BLOCK DIAGRAM
18-Bit
FIFO
18-bits
Data
Bypass Path
9-bits
9-bits
Data
Port
A
18-Bit
FIFO
Port
B
Registers
Control
Processor
Interface
A
Processor
Interface
B
Control
Flags
Programmable
Flag Logic
Handshake
Interface
DMA
2669 drw 01
FEBRUARY 2002
1
©
2002 Integrated Device Technology, Inc.
DSC-2669/2
ppp协议求教
3f01在ppp协议中代表哪一类字协议?我在进行gprs拨号后收到7e ff 7d 23 3f 7d 21 7d 22 7d 20 7d 33 7d 22 7d 26 7d 20 7d 20 7d 20 7d 20 7d 23 7d 25 3f 7d 25 7d 27 7d 22 7d 28 7d 22 6f 7d ......
qzl1125186 嵌入式系统
Error 0x80000200/-1135 Fatal Error
Error connecting to the target: Error 0x80000200/-1135 Fatal Error during: OCS, Unrecoverable emulation error 晶振应该是起振的,不知道还应该检查什么地方?...
安_然 DSP 与 ARM 处理器
实时操作系统eCos
实时操作系统eCos...
lorant 嵌入式系统
理工大学开发智能试衣系统
理工大学纺织及制衣学系三位研究员利用半年多时间成功开发智能试衣系统,预期该系统可改善时装零售业对顾客的服务质素,提升销售额。理工大学纺织及制衣学系三位研究员利用半年多时间成功开发智 ......
JasonYoo 无线连接
18.8元的WIFI+BT模块——SWB-A31
这个模块挺划来,就是外围电路要自己做,不知有没有高手有兴趣,因为天线需要自己接,感觉万用板焊的噪音有点大143119 143120 ...
平行电 无线连接
【Nucleo心得】+入手建立工程
搭建环境,查询知道IAR 或则KEIL5都可以进行STM32 Nucleo 系类板子的开发 由于一直习惯而且比较会KEIL系列的软件,决定继续使用KEIL5来开发。 尝试了几次,失败了,安装不成 ......
youki12345 stm32/stm8

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 2735  1520  697  254  280  36  44  57  24  49 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved