电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

IDT71V2557SA75BQ

产品描述ZBT SRAM, 128KX36, 7.5ns, CMOS, PBGA165, 13 X 15 MM, FBGA-165
产品类别存储    存储   
文件大小486KB,共26页
制造商IDT (Integrated Device Technology)
下载文档 详细参数 全文预览

IDT71V2557SA75BQ概述

ZBT SRAM, 128KX36, 7.5ns, CMOS, PBGA165, 13 X 15 MM, FBGA-165

IDT71V2557SA75BQ规格参数

参数名称属性值
是否Rohs认证不符合
厂商名称IDT (Integrated Device Technology)
零件包装代码BGA
包装说明TBGA, BGA165,11X15,40
针数165
Reach Compliance Codenot_compliant
ECCN代码3A991.B.2.A
Base Number Matches1

文档预览

下载PDF文档
128K x 36, 256K x 18,
3.3V Synchronous ZBT™ SRAMs
2.5V I/O, Burst Counter,
Flow-Through Outputs
x
x
IDT71V2557
IDT71V2559
Features
128K x 36, 256K x 18 memory configurations
Supports high performance system speed - 100 MHz
(7.5 ns Clock-to-Data Access)
ZBT
TM
Feature - No dead cycles between write and read
cycles
Internally synchronized output buffer enable eliminates the
need to control
OE
Single R/W (READ/WRITE) control pin
4-word burst capability (Interleaved or linear)
Individual byte write (BW
1
-
BW
4
) control (May tie active)
Three chip enables for simple depth expansion
3.3V power supply (±5%)
2.5V (±5%)I/O Supply (V
DDQ
)
Packaged in a JEDEC Standard 100-pin plastic thin quad
flatpack (TQFP), 119 ball grid array (BGA) and 165 fine pitch
ball grid array (fBGA)
The IDT71V2557/59 contain address, data-in and control signal
registers. The outputs are flow-through (no output data register). Output
enable is the only asynchronous signal and can be used to disable the
outputs at any given time.
A Clock Enable (CEN) pin allows operation of the IDT71V2557/59
to be suspended as long as necessary. All synchronous inputs are
ignored when (CEN) is high and the internal device registers will hold
their previous values.
There are three chip enable pins (CE
1
, CE
2
,
CE
2
) that allow the
user to deselect the device when desired. If any one of these three is not
asserted when ADV/LD is low, no new memory operation can be initiated.
However, any pending data transfers (reads or writes) will be completed.
The data bus will tri-state one cycle after the chip is deselected or a write
is initiated.
The IDT71V2557/59 have an on-chip burst counter. In the burst
mode, the IDT71V2557/59 can provide four cycles of data for a single
address presented to the SRAM. The order of the burst sequence is
defined by the
LBO
input pin. The
LBO
pin selects between linear and
interleaved burst sequence. The ADV/LD signal is used to load a new
external address (ADV/LD = LOW) or increment the internal burst
counter (ADV/LD = HIGH).
The IDT71V2557/59 SRAMs utilize IDT's latest high-performance
CMOS process and are packaged in a JEDEC standard 14mm x 20mm
100-pin thin plastic quad flatpack (TQFP) as well as a 119 ball
grid array (BGA) and a 165 fine pitch ball grid array (fBGA).
x
x
x
x
x
x
x
x
x
Description
The IDT71V2557/59 are 3.3V high-speed 4,718,592-bit (4.5 Mega-
bit) synchronous SRAMs organized as 128K x 36 / 256K x 18. They are
designed to eliminate dead bus cycles when turning the bus around
between reads and writes, or writes and reads. Thus they have been
given the name ZBT
TM
, or Zero Bus Turnaround.
Address and control signals are applied to the SRAM during one clock
cycle, and on the next clock cycle the associated data cycle occurs, be
it read or write.
Pin Description Summary
A
0
-A
17
CE
1
, CE
2
,
CE
2
OE
R/W
CEN
BW
1
,
BW
2
,
BW
3
,
BW
4
CLK
ADV/LD
LBO
I/O
0
-I/O
31
, I/O
P1
-I/O
P4
V
DD
, V
DDQ
V
SS
Address Inputs
Chip Enables
Output Enable
Read/Write Signal
Clock Enable
Individual Byte Write Selects
Clock
Advance burst address / Load new address
Linear / Interleaved Burst Order
Data Input / Output
Core Power, I/O Power
Ground
Input
Input
Input
Input
Input
Input
Input
Input
Input
I/O
Supply
Supply
Synchronous
Synchronous
Asynchronous
Synchronous
Synchronous
Synchronous
N/A
Synchronous
Static
Synchronous
Static
Static
4878 tbl 01
ZBT and ZeroBus Turnaround are trademarks of Integrated Device Technology, Inc. and the architecture is supported by Micron Technology and Motorola Inc.
OCTOBER 2000
DSC-4878/05
1
©2000 Integrated Device Technology, Inc.
Wince 5.0 如何设置使文件夹选项-->高级设置项不选中
Wince 5.0 如何设置使文件夹选项-->高级设置项不选中 默认是选中的,修改那些地方可以使其不选中? 什么值设为0?...
trason 嵌入式系统
0620一周精彩回顾,好文章值得回味
{:1_102:}不知不觉一周时间又过去了,咱们在看看过去的一周时间里,有那些精彩文章吧 拆解维修神器!!!罗德与施瓦茨频谱仪(FSEA-30) 就一把螺丝刀,拆了罗德与施瓦茨的频谱仪,拆开了先 ......
okhxyyo 聊聊、笑笑、闹闹
NIOSII编译出现内存已满,该如何解决?
编译老是出现这样的错误,该如何解决? region onchip_memory2 is full (uart_232.elf section .text). Region needs to be 3824 bytes larger....
何事西风悲画扇 FPGA/CPLD
年终总结——suoma的
2016,《西游记》上映30周年; 2016,二师兄已年过花甲; 2016,神舟十一号发射成功; 2016,川普大选获胜; 2016,suoma版主走马上任; ...... 太多太多,注定是一个有故事的一年 ......
suoma 聊聊、笑笑、闹闹
图形点阵液晶显示模块使用手册
12864图形点阵液晶模块使用手册,中文显示4行8字,带背光...
maker 单片机
哎 日子难过啊
十年建筑十年伤十年辛苦两茫茫曾经豪情多壮志化作苦泪断人肠工资点点十几张苦涩阵阵似个长饭店飘来红肉香拿起饭票进食堂 红豆劲霸七匹狼照耀我的破衣裳 单位福利分公寓洗脸排队在水房长路交通 ......
comeon365 聊聊、笑笑、闹闹

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 2351  1111  967  1794  2864  52  9  23  10  22 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved