电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

IDT72421L35L

产品描述FIFO, 64X9, 20ns, Synchronous, CMOS, CQCC32, LCC-32
产品类别存储    存储   
文件大小196KB,共19页
制造商IDT (Integrated Device Technology)
下载文档 详细参数 全文预览

IDT72421L35L概述

FIFO, 64X9, 20ns, Synchronous, CMOS, CQCC32, LCC-32

IDT72421L35L规格参数

参数名称属性值
是否Rohs认证不符合
厂商名称IDT (Integrated Device Technology)
零件包装代码QFJ
包装说明LCC-32
针数32
Reach Compliance Codenot_compliant
ECCN代码EAR99
最长访问时间20 ns
最大时钟频率 (fCLK)28.6 MHz
周期时间35 ns
JESD-30 代码R-CQCC-N32
JESD-609代码e0
长度13.97 mm
内存密度576 bit
内存集成电路类型OTHER FIFO
内存宽度9
功能数量1
端子数量32
字数64 words
字数代码64
工作模式SYNCHRONOUS
最高工作温度70 °C
最低工作温度
组织64X9
输出特性3-STATE
可输出YES
封装主体材料CERAMIC, METAL-SEALED COFIRED
封装代码QCCN
封装等效代码LCC32,.45X.55
封装形状RECTANGULAR
封装形式CHIP CARRIER
并行/串行PARALLEL
电源5 V
认证状态Not Qualified
座面最大高度3.048 mm
最大供电电压 (Vsup)5.5 V
最小供电电压 (Vsup)4.5 V
标称供电电压 (Vsup)5 V
表面贴装YES
技术CMOS
温度等级COMMERCIAL
端子面层Tin/Lead (Sn/Pb)
端子形式NO LEAD
端子节距1.27 mm
端子位置QUAD
宽度11.43 mm
Base Number Matches1

文档预览

下载PDF文档
IDT72421/72201/72211/72221/72231/72241 CMOS SyncFIFO™
64 x 9, 256 x 9, 512 x 9, 1024 x 9, 2048 x 9 and 4096 x 9
CMOS SyncFIFO™
64 X 9, 256 x 9, 512 x 9,
1024 X 9, 2048 X 9 and 4096 x 9
MILITARY AND COMMERCIAL TEMPERATURE RANGES
Integrated Device Technology, Inc.
IDT72421
IDT72201
IDT72211
IDT72221
IDT72231
IDT72241
FEATURES:
64 x 9-bit organization (IDT72421)
256 x 9-bit organization (IDT72201)
512 x 9-bit organization (IDT72211)
1024 x 9-bit organization (IDT72221)
2048 x 9-bit organization (IDT72231)
4096 x 9-bit organization (IDT72241)
12 ns read/write cycle time (IDT72421/72201/72211)
15 ns read/write cycle time (IDT72221/72231/72241)
Read and write clocks can be independent
Dual-Ported zero fall-through time architecture
Empty and Full flags signal FIFO status
Programmable Almost-Empty and Almost-Full flags can
be set to any depth
Programmable Almost-Empty and Almost-Full flags
default to Empty+7, and Full-7, respectively
Output enable puts output data bus in high-impedance
state
Advanced submicron CMOS technology
Available in 32-pin plastic leaded chip carrier (PLCC),
ceramic leadless chip carrier (LCC), and 32-pin Thin
Quad Flat Pack (TQFP)
For Through-Hole product please see the IDT72420/
72200/72210/72220/72230/72240 data sheet
Military product compliant to MIL-STD-883, Class B
DESCRIPTION:
The IDT72421/72201/72211/72221/72231/72241
SyncFIFO™ are very high-speed, low-power First-In, First-
Out (FIFO) memories with clocked read and write controls.
The IDT72421/72201/72211/72221/72231/72241 have a 64,
256, 512, 1024, 2048, and 4096 x 9-bit memory array,
respectively. These FIFOs are applicable for a wide variety of
data buffering needs such as graphics, local area networks
and interprocessor communication.
These FIFOs have 9-bit input and output ports. The input
port is controlled by a free-running clock (WCLK), and two
write enable pins (
WEN1
, WEN2). Data is written into the
Synchronous FIFO on every rising clock edge when the write
enable pins are asserted. The output port is controlled by
another clock pin (RCLK) and two read enable pins (
REN1
,
REN2
). The read clock can be tied to the write clock for single
clock operation or the two clocks can run asynchronous of one
another for dual-clock operation. An output enable pin (
OE
) is
provided on the read port for three-state control of the output.
The Synchronous FIFOs have two fixed flags, Empty (
EF
)
and Full (
FF
). Two programmable flags, Almost-Empty (
PAE
)
and Almost-Full (
PAF
), are provided for improved system
control. The programmable flags default to Empty+7 and Full-
7 for
PAE
and
PAF
, respectively. The programmable flag
offset loading is controlled by a simple state machine and is
initiated by asserting the load pin (
LD
).
The IDT72421/72201/72211/72221/72231/72241 are
fabricated using IDT’s high-speed submicron CMOS
technology. Military grade product is manufactured in
compliance with the latest revision of MIL-STD-883, Class B.
FUNCTIONAL BLOCK DIAGRAM
WCLK
D
0
- D
8
WEN1
WEN2
INPUT REGISTER
LD
OFFSET REGISTER
WRITE CONTROL
LOGIC
RAM ARRAY
64 x 9, 256 x 9,
512 x 9, 1024 x 9,
2048 x 9, 4096 x 9
FLAG
LOGIC
EF
PAE
PAF
FF
WRITE POINTER
READ POINTER
READ CONTROL
LOGIC
OUTPUT REGISTER
RESET LOGIC
RCLK
RS
REN1
REN2
OE
Q
0
- Q
8
2655 drw 01
SyncFIFO is a trademark and the IDT logo is a registered trademark of Integrated Device Technology, Inc.
MILITARY AND COMMERCIAL TEMPERATURE RANGES
©1996
Integrated Device Technology, Inc
For latest information contact IDT's web site at www.idt.com or fax-on-demand at 408-492-8391.
DECEMBER 1995
DSC-2655/6
5.07
1
时钟芯片--应用工程师必备--- 中国大陆主流时钟IC管脚对照表
时钟IC应用工程师: 早期的实时时钟芯片如果已经不可满足新产品的设计要求 , 在不改变PCB的前提下 , 请参考:...
VFJC 消费电子
北京软件产业“十五”发展规划基本思路暨今年六项工作重点
北京软件产业“十五”发展规划基本思路暨今年六项工作重点计算机世界网消息 近日,记者从北京市科委获,北京软件产业发展的专项规划正在编制中,规划的基本思路包括五个方面:    一、总体目 ......
mdsfnsa 无线连接
【一起玩esp8266】把底板搞明白
我对于ESP8266并不陌生,也不是第一次使用它了。但是引发我感兴趣的是在ESP8266上跑之前从没有接触过的Micropython语言代码。好奇之心促使我申请了一个来把玩一下。看看,到底micropython语言是 ......
dwwzl MicroPython开源版块
PDIUSBD12 发送模式命令,软连接不起作用
用stm32f103c8t6单片机 驱动PDIUSBD12 可以读取PDIUSBD12的ID ,和电脑USB相连,但是发送如下指令 write_cmd(0xF3); write_data(0x10); write_data(0x40); 电 ......
longgyue stm32/stm8
请教模拟电路运算放大器的一个问题???急急急.....
同学让我帮忙问一个设计: 用运方设计一个放大器,信号源中有用频率成分低于10KHZ,画出电路原理图,计算出电路中元件的参数,指出运方型号,说明选择电路形式,元件参数及运方型号的理由?幅度 ......
pauline_o 嵌入式系统
氘灯电源
氘灯的预热灯丝电压偏高约6V,触发电压正常,但是恒流源不能正常工作,140V的高压出现,这是什么情况? 氘灯会闪烁几下,之后灭掉。 ...
曦曦夏小暖 电源技术

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 2061  2146  1785  376  1173  16  36  2  21  19 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved