电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

PT7V4050GACGB41.2416/24.704

产品描述PLL/Frequency Synthesis Circuit,
产品类别模拟混合信号IC    信号电路   
文件大小156KB,共7页
制造商Diodes
官网地址http://www.diodes.com/
下载文档 详细参数 全文预览

PT7V4050GACGB41.2416/24.704概述

PLL/Frequency Synthesis Circuit,

PT7V4050GACGB41.2416/24.704规格参数

参数名称属性值
包装说明,
Reach Compliance Codecompli
Base Number Matches1

文档预览

下载PDF文档
Data Sheet
PT7V4050
PLL with quartz stabilized VCXO
|||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||
Features
PLL with quartz stabilized VCXO
Loss of signals alarm
Return to nominal clock upon LOS
Input data rates from 8 kb/s to 65 Mb/s
Tri-state output
User defined PLL loop response
NRZ data compatible
Single +5.0V power supply
Description
The device is composed of a phase-lock loop with an
integrated VCXO for use in clock recovery, data re-
timing, frequency translation and clock smoothing
applications in telecom and datacom systems.
Crystal Frequencies Supported: 12.000~50.000 MHz.
Block Diagram
CLKIN
DATAIN
HIZ
Phase Detector &
Loss Of Signal
Circuit
RCLK
RDATA
LOS
PHO
VC
LOSIN
CLK1
VCXO
Divider
CLK2
OPN
Op
Amp
OPOUT
OPP
Ordering Information
PT7V4050
Device Type
16-pin clock recoverymodule
PackageLeads
T: Thru-Hole
G: Surface Mount
CLK2 Divider
A: Divide by 2 E: Divide by 32
B: Divide by 4 F: Divide by 64
C: Divide by 8 G: Divide by 128
D: Divide by 16 H: Divide by 256
K: Disable
T
B
C
G
A
49.408 / 12.352
CLK2 Frequency
CLK1 Frequency
A: 5.0V supply voltage
B: 3.3V supply voltage
C:
±
20ppm
F:
±
32ppm
G:
±
50ppm
H:
±
100ppm
Temperature Range
C: 0
°
C to 70
°
C
T: -40
°
C to 85
°
C
12.000
16.128
18.432
22.579
28.000
34.368
44.736
Frequencies using at CLK1 (MHz)
12.288
12.624
13.00
16.384
16.777
16.896
18.936
20.000
20.480
24.576
24.704
25.000
30.720
32.000
32.768
38.880
40.000
41.2416
47.457
49.152
49.408
19.440
35.328
16.000
17.920
22.1184
27.000
33.330
41.943
50.000
40.960
Note:
CLK1 up to 40.960MHz for both 5V and
3.3V for temperature -40oC to 85 oC; CLK1 up to
50MHz for both 5V and 3.3V for temperature 0oC to 70oC.
PT0125(02/06)
1
Ver:2
MSP430 ADC采样问题
while((ADC10CTL0 & ADC10IFG)==0);//等待ADC10IFG标志变高(转换完成)采样完成后ADC10IFG置1,和ADC10CTL0 与之后结果不是1么,怎么就算转换完成了? 求大神解惑。 ...
ququer 微控制器 MCU
如何写好状态机
187055 eeworldpostqq...
xiefei FPGA/CPLD
区块链葡萄干
386193 ...
PowerAnts 聊聊、笑笑、闹闹
转让PICKit3 送简易开发板
转让PICKit3 送简易开发板,链接:http://ershou.taobao.com/item.htm?id=17555021084&grade=3.0...
xmxmxm 单片机
路过瞧瞧,嘿嘿
貌似好久没有上来看看了,自从电脑蓝屏后,技术就把公司的电脑变成网吧模式了,啥都没有了,:Sad: 害得我找半天网址才找见,后来我发现SOSO姐的签名上有网址,每次我就复制过来。嘿嘿。:hug ......
姚yolanda 聊聊、笑笑、闹闹
iar xcl文件错误
mage32芯片linker===>config===>linker command file===>override defoult 前打勾出现错误Fatal Error: Segment CODE must be defined in a segment definition option (-Z, -b or -P) 不打 ......
needledcf Microchip MCU

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 494  1620  2008  1177  1060  57  19  12  45  50 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved