电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

HCPL0661R2V

产品描述Logic IC Output Optocoupler, 2-Element, 3750V Isolation, 10MBps, SOP-8
产品类别光电子/LED    光电   
文件大小651KB,共17页
制造商Fairchild
官网地址http://www.fairchildsemi.com/
标准
下载文档 详细参数 全文预览

HCPL0661R2V概述

Logic IC Output Optocoupler, 2-Element, 3750V Isolation, 10MBps, SOP-8

HCPL0661R2V规格参数

参数名称属性值
是否Rohs认证符合
包装说明SOP-8
Reach Compliance Codecompliant
其他特性UL RECOGNIZED
配置SEPARATE, 2 CHANNELS
标称数据速率10 MBps
最大正向电流0.1 A
最大绝缘电压3750 V
JESD-609代码e3
安装特点SURFACE MOUNT
元件数量2
最大通态电流0.05 A
最高工作温度85 °C
最低工作温度-40 °C
光电设备类型LOGIC IC OUTPUT OPTOCOUPLER
最大功率耗散0.17 W
标称响应时间1e-7 ns
最小供电电压4.5 V
标称供电电压5.5 V
表面贴装YES
端子面层Matte Tin (Sn)
Base Number Matches1

文档预览

下载PDF文档
HCPL06XX High Speed-10 MBit/s Logic Gate Optocouplers
May 2006
HCPL0600, HCPL0601, HCPL0611,
HCPL0630, HCPL0631, HCPL0661
High Speed-10 MBit/s Logic Gate Optocouplers
Single Channel: HCPL0600, HCPL0601, HCPL0611
Dual Channel: HCPL0630, HCPL0631, HCPL0661
Features
Compact SO8 package
Very high speed-10 MBit/s
Superior CMR
Fan-out of 8 over -40°C to +85°C
Logic gate output
Strobable output (single channel devices)
Wired OR-open collector
U.L. recognized (File # E90700)
VDE approval pending
Switching power supplies
Pulse transformer replacement
Computer-peripheral interface
tm
Description
The HCPL06XX optocouplers consist of an AlGaAS LED, opti-
cally coupled to a very high speed integrated photo-detector
logic gate with a strobable output (single channel devices). The
devices are housed in a compact small-outline package. This
output features an open collector, thereby permitting wired OR
outputs. The HCPL0600, HCPL0601 and HCPL0611 output
consists of bipolar transistors on a bipolar process while the
HCPL0630, HCPL0631, and HCPL0661 output consists of
bipolar transistors on a CMOS process for reduced power con-
sumption. The coupled parameters are guaranteed over the
temperature range of -40°C to +85°C. A maximum input signal
of 5 mA will provide a minimum output sink current of 13 mA
(fan out of 8). An internal noise shield provides superior com-
mon mode rejection.
Applications
Ground loop elimination
LSTTL to TTL, LSTTL or 5-volt CMOS
Line receiver, data transmission
Data multiplexing
Package Dimensions
0.164 (4.16)
0.144 (3.66)
SEATING PLANE
Pin 1
0.202 (5.13)
0.182 (4.63)
0.019 (0.48)
0.010 (0.25)
0.006 (0.16)
0.143 (3.63)
0.123 (3.13)
0.021 (0.53)
0.011 (0.28)
0.008 (0.20)
0.003 (0.08)
0.050 (1.27)
TYP
0.244 (6.19)
0.224 (5.69)
Lead Coplanarity : 0.004 (0.10) MAX
NOTE
All dimensions are in inches (millimeters)
©2006 Fairchild Semiconductor Corporation
1
www.fairchildsemi.com
HCPL06XX Rev. 1.0.6

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1658  533  2396  2680  458  21  11  32  16  51 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved