电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

530AA653M000DGR

产品描述LVPECL Output Clock Oscillator, 653MHz Nom, ROHS COMPLIANT, SMD, 6 PIN
产品类别无源元件    振荡器   
文件大小215KB,共12页
制造商Silicon Laboratories Inc
标准  
下载文档 详细参数 全文预览

530AA653M000DGR概述

LVPECL Output Clock Oscillator, 653MHz Nom, ROHS COMPLIANT, SMD, 6 PIN

530AA653M000DGR规格参数

参数名称属性值
是否无铅不含铅
是否Rohs认证符合
包装说明ROHS COMPLIANT, SMD, 6 PIN
Reach Compliance Codeunknown
其他特性TAPE AND REEL
最长下降时间0.35 ns
频率调整-机械NO
频率稳定性50%
JESD-609代码e4
制造商序列号530
安装特点SURFACE MOUNT
标称工作频率653 MHz
最高工作温度85 °C
最低工作温度-40 °C
振荡器类型LVPECL
物理尺寸7.0mm x 5.0mm x 1.85mm
最长上升时间0.35 ns
最大供电电压3.63 V
最小供电电压2.97 V
标称供电电压3.3 V
表面贴装YES
最大对称度55/45 %
端子面层Nickel/Gold (Ni/Au)
Base Number Matches1

文档预览

下载PDF文档
S i 5 3 0 / 5 31
R
EVISION
D
C
R Y S TA L
O
S C I L L A T O R
(XO)
(10 M H
Z T O
1.4 G H
Z
)
Features
Available with any-rate output
frequencies from 10 MHz to 945 MHz
and select frequencies to 1.4 GHz
3rd generation DSPLL
®
with superior
jitter performance
3x better frequency stability than
SAW-based oscillators
Internal fixed crystal frequency
ensures high reliability and low
aging
Available CMOS, LVPECL,
LVDS, and CML outputs
3.3, 2.5, and 1.8 V supply options
Industry-standard 5 x 7 mm
package and pinout
Pb-free/RoHS-compliant
Si5602
Ordering Information:
See page 7.
Applications
SONET/SDH
Networking
SD/HD video
Test and measurement
Clock and data recovery
FPGA/ASIC clock generation
Pin Assignments:
See page 6.
(Top View)
NC
OE
GND
1
2
3
6
5
4
V
DD
Description
The Si530/531 XO utilizes Silicon Laboratories’ advanced DSPLL circuitry
to provide a low jitter clock at high frequencies. The Si530/531 is available
with any-rate output frequency from 10 to 945 MHz and select frequencies to
1400 MHz. Unlike a traditional XO, where a different crystal is required for
each output frequency, the Si530/531 uses one fixed crystal to provide a
wide range of output frequencies. This IC based approach allows the crystal
resonator to provide exceptional frequency stability and reliability. In addition,
DSPLL clock synthesis provides superior supply noise rejection, simplifying
the task of generating low jitter clocks in noisy environments typically found in
communication systems. The Si530/531 IC based XO is factory configurable
for a wide variety of user specifications including frequency, supply voltage,
output format, and temperature stability. Specific configurations are factory
programmed at time of shipment, thereby eliminating long lead times
associated with custom oscillators.
®
CLK–
CLK+
Si530 (LVDS/LVPECL/CML)
OE
NC
GND
1
2
3
6
5
4
V
DD
Functional Block Diagram
V
DD
CLK– CLK+
NC
CLK
Si530 (CMOS)
Fixed
Frequency
XO
Any-rate
10–1400 MHz
DSPLL
®
Clock
Synthesis
OE
NC
GND
1
2
3
6
5
4
V
DD
CLK–
CLK+
Si531 (LVDS/LVPECL/CML)
OE
GND
Rev. 1.1 6/07
Copyright © 2007 by Silicon Laboratories
Si530/531
年底忙的像个陀螺
2018年马上要过完了,本来以为年底会轻松一些, 结果越是年底 越跟个陀螺似的 手上的项目一个比一个催的紧 搞的上论坛的时间都挤不出来 哎,日子呀~ ...
懒猫爱飞 工作这点儿事
MSP430G2332熔丝烧断后怎么办
看了资料好像G2332 不支持BSL 烧录,那这样的话 烧断熔丝后 程序就没办法更新了?...
chengtoby 微控制器 MCU
电池SBS名词解释
电池SBS名词解释 436763 436764 ...
qwqwqw2088 模拟与混合信号
抢了焊台得厚道,我也晒一下
看到参加“各位中秋芯币大兑换”活动的礼品都开帖晒出来了,想想自己下手快,9999抢到了焊台,也得厚道一点,出来晒一下:lol 感谢EEWORLD,感谢农姐,感谢soso,感谢Eric,感谢maylove,感谢苏 ......
fengxin 聊聊、笑笑、闹闹
Atmel Studio6.2的中断程序,真心没招了
单片机是mega2560,程序已经够短了,PORTB7引脚永远都是高电平,中断有点像是复位,我真的没招了 代码:: #include #include int main(void) { DDRB=0x80; ......
sjw1716094642 Microchip MCU
ARM全解析:ARM8/ARM7/A15/A9是什么?
前不久ARM正式宣布推出新款ARMv8架构的Cortex-A50处理器系列产品,以此来扩大ARM在高性能与低功耗领域的领先地位,进一步抢占移动终端市场份额。Cortex-A50是继Cortex-A15之后的又一重量级产品 ......
wstt ARM技术

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 319  485  2654  1291  1534  56  13  57  25  30 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved