电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

72235LB25PFI

产品描述TQFP-64, Tray
产品类别存储    存储   
文件大小279KB,共17页
制造商IDT (Integrated Device Technology)
下载文档 详细参数 全文预览

72235LB25PFI在线购买

供应商 器件名称 价格 最低购买 库存  
72235LB25PFI - - 点击查看 点击购买

72235LB25PFI概述

TQFP-64, Tray

72235LB25PFI规格参数

参数名称属性值
Brand NameIntegrated Device Technology
是否无铅含铅
是否Rohs认证不符合
零件包装代码TQFP
包装说明PLASTIC, TQFP-64
针数64
制造商包装代码PN64
Reach Compliance Codenot_compliant
ECCN代码EAR99
最长访问时间15 ns
最大时钟频率 (fCLK)40 MHz
周期时间25 ns
JESD-30 代码S-PQFP-G64
JESD-609代码e0
长度14 mm
内存密度36864 bit
内存集成电路类型OTHER FIFO
内存宽度18
湿度敏感等级3
功能数量1
端子数量64
字数2048 words
字数代码2000
工作模式SYNCHRONOUS
最高工作温度85 °C
最低工作温度-40 °C
组织2KX18
可输出YES
封装主体材料PLASTIC/EPOXY
封装代码LQFP
封装等效代码QFP64,.66SQ,32
封装形状SQUARE
封装形式FLATPACK, LOW PROFILE
并行/串行PARALLEL
峰值回流温度(摄氏度)240
电源5 V
认证状态Not Qualified
座面最大高度1.6 mm
最大待机电流0.005 A
最大供电电压 (Vsup)5.5 V
最小供电电压 (Vsup)4.5 V
标称供电电压 (Vsup)5 V
表面贴装YES
技术CMOS
温度等级INDUSTRIAL
端子面层Tin/Lead (Sn85Pb15)
端子形式GULL WING
端子节距0.8 mm
端子位置QUAD
处于峰值回流温度下的最长时间20
宽度14 mm
Base Number Matches1

文档预览

下载PDF文档
CMOS SyncFIFO
TM
256 x 18, 512 x 18, 1,024 x 18,
2,048 x 18, and 4,096 x 18
IDT72205LB, IDT72215LB,
IDT72225LB, IDT72235LB,
IDT72245LB
LEAD FINISH (SnPb) ARE IN EOL PROCESS - LAST TIME BUY EXPIRES JUNE 15, 2018
FEATURES:
256 x 18-bit organization array (IDT72205LB)
512 x 18-bit organization array (IDT72215LB)
1,024 x 18-bit organization array (IDT72225LB)
2,048 x 18-bit organization array (IDT72235LB)
4,096 x 18-bit organization array (IDT72245LB)
10 ns read/write cycle time
Empy and Full flags signal FIFO status
Easy expandable in depth and width
Asynchronous or coincident read and write clocks
Programmable Almost-Empty and Almost-Full flags with
default settings
Half-Full flag capability
Dual-Port zero fall-through time architecture
Output enable puts output data bus in high-impedence state
High-performance submicron CMOS technology
Available in a 64-lead thin quad flatpack (TQFP/STQFP)
and plastic leaded chip carrier (PLCC)
°
°
Industrial temperature range (–40°C to +85°C) is available
Green parts available, see ordering information
DESCRIPTION:
write controls. These FIFOs are applicable for a wide variety of data buffering
needs, such as optical disk controllers, Local Area Networks (LANs), and
interprocessor communication.
These FIFOs have 18-bit input and output ports. The input port is controlled
by a free-running clock (WCLK), and an input enable pin (WEN). Data is read
into the synchronous FIFO on every clock when
WEN
is asserted. The output
port is controlled by another clock pin (RCLK) and another enable pin (REN).
The read clock can be tied to the write clock for single clock operation or the
two clocks can run asynchronous of one another for dual-clock operation. An
Output Enable pin (OE) is provided on the read port for three-state control of
the output.
The synchronous FIFOs have two fixed flags, Empty (EF) and Full (FF),
and two programmable flags, Almost-Empty (PAE) and Almost-Full (PAF). The
offset loading of the programmable flags is controlled by a simple state machine,
and is initiated by asserting the Load pin (LD). A Half-Full flag (HF) is available
when the FIFO is used in a single device configuration.
These devices are depth expandable using a Daisy-Chain technique. The
XI
and
XO
pins are used to expand the FIFOs. In depth expansion configu-
ration, First Load (FL) is grounded on the first device and set to HIGH for all
other devices in the Daisy Chain.
The IDT72205LB/72215LB/72225LB/72235LB/72245LB is fabricated
using high-speed submicron CMOS technology.
The IDT72205LB/72215LB/72225LB/72235LB/72245LB are very high
speed, low-power First-In, First-Out (FIFO) memories with clocked read and
FUNCTIONAL BLOCK DIAGRAM
WCLK
D0-D17
INPUT REGISTER
OFFSET REGISTER
WRITE CONTROL
LOGIC
WRITE POINTER
RAM ARRAY
256 x 18, 512 x 18
1,024 x 18, 2,048 x 18
4,096 x 18
FLAG
LOGIC
/(
READ POINTER
READ CONTROL
LOGIC
)
(
)/
EXPANSION LOGIC
OUTPUT REGISTER
RESET LOGIC
Q0-Q17
RCLK
2766 drw 01
IDT and the IDT logo are registered trademarks of Integrated Device Technology, Inc. SyncFIFO is a trademark of Integrated Device Technology, Inc.
COMMERCIAL AND INDUSTRIAL TEMPERATURE RANGES
1
NOVEMBER 2017
DSC-2766/4
©2017
Integrated Device Technology, Inc. All rights reserved. Product specifications subject to change without notice.
CC4012------双4输入与非门
本文说了CC4012的另一个运用双4输入与非门...
rain 嵌入式系统
如果你的wifi能发送邮件,你会用来干嘛呢?
一直以来,总感觉发送邮件是门很高大上的技术 ,尤其是让自己的网络模块(比如wifi,w5100)能发送邮件,那更觉得挺有意思的。 1:如果你来实现发送邮件的功能,你会怎么做呢/你觉得应该 ......
wateras1 无线连接
未来十年,手机还能做啥?
让我们来设想一下未来十年手机的发展趋势。你可能24小时携带着一部功能强大、连接上网、具有诸多传感器的手机。 那么,未来的手机能为你实现哪些现在还不具有的功能呢?...
clark 无线连接
STR7与5V系统接口问题?
STR7工作于3V电源时,端口不能容忍5V电压,有没有什么简单有效的方式直接与5V系统进行接口?在器件间直接串一个电阻进行限流行不行?...
fall8950 stm32/stm8
MSP430 ADC采样问题
while((ADC10CTL0 & ADC10IFG)==0);//等待ADC10IFG标志变高(转换完成)采样完成后ADC10IFG置1,和ADC10CTL0 与之后结果不是1么,怎么就算转换完成了? 求大神解惑。 ...
ququer 微控制器 MCU
如何写好状态机
187055 eeworldpostqq...
xiefei FPGA/CPLD

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1655  1253  1192  538  1924  58  1  55  12  41 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved