电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

74LVQ32_04

产品描述LOW VOLTAGE CMOS QUAD 2-INPUT OR GATE
文件大小154KB,共11页
制造商ST(意法半导体)
官网地址http://www.st.com/
下载文档 选型对比 全文预览

74LVQ32_04概述

LOW VOLTAGE CMOS QUAD 2-INPUT OR GATE

文档预览

下载PDF文档
74LVQ32
LOW VOLTAGE CMOS QUAD 2-INPUT OR GATE
s
s
s
s
s
s
s
s
s
s
s
HIGH SPEED:
t
PD
= 5.2 ns (TYP.) at V
CC
= 3.3 V
COMPATIBLE WITH TTL OUTPUTS
LOW POWER DISSIPATION:
I
CC
= 2µA (MAX.) at T
A
=25°C
LOW NOISE:
V
OLP
= 0.3V (TYP.) at V
CC
= 3.3V
75Ω TRANSMISSION LINE DRIVING
CAPABILITY
SYMMETRICAL OUTPUT IMPEDANCE:
|I
OH
| = I
OL
= 12mA (MIN) at V
CC
= 3.0V
PCI BUS LEVELS GUARANTEED AT 24 mA
BALANCED PROPAGATION DELAYS:
t
PLH
t
PHL
OPERATING VOLTAGE RANGE:
V
CC
(OPR) = 2V to 3.6V (1.2V Data Retention)
PIN AND FUNCTION COMPATIBLE WITH
74 SERIES 32
IMPROVED LATCH-UP IMMUNITY
SOP
TSSOP
Table 1: Order Codes
PACKAGE
SOP
TSSOP
T&R
74LVQ32MTR
74LVQ32TTR
DESCRIPTION
The 74LVQ32 is a low voltage CMOS QUAD
2-INPUT OR GATE fabricated with sub-micron
silicon gate and double-layer metal wiring C
2
MOS
technology. It is ideal for low power and low noise
3.3V applications.
The internal circuit is composed of 2 stages
including buffer output, which enables high noise
immunity and stable output.
All inputs and outputs are equipped with
protection circuits against static discharge, giving
them 2KV ESD immunity and transient excess
voltage.
Figure 1: Pin Connection And IEC Logic Symbols
July 2004
Rev. 5
1/11

74LVQ32_04相似产品对比

74LVQ32_04 74LVQ32
描述 LOW VOLTAGE CMOS QUAD 2-INPUT OR GATE LOW VOLTAGE CMOS QUAD 2-INPUT OR GATE

技术资料推荐更多

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 759  535  2777  644  238  26  25  40  29  36 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved