电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

74LCX646

产品描述LOW VOLT. CMOS OCTAL BUS TRANSCEIVER/REGISTER WITH 5 VOLT TOLERANT INPUTS AND OUTPUTS(3-STATE)
文件大小299KB,共16页
制造商ST(意法半导体)
官网地址http://www.st.com/
下载文档 选型对比 全文预览

74LCX646概述

LOW VOLT. CMOS OCTAL BUS TRANSCEIVER/REGISTER WITH 5 VOLT TOLERANT INPUTS AND OUTPUTS(3-STATE)

文档预览

下载PDF文档
74LCX646
LOW VOLT. CMOS OCTAL BUS TRANSCEIVER/REGISTER
WITH 5 VOLT TOLERANT INPUTS AND OUTPUTS(3-STATE)
s
s
s
s
s
s
s
s
s
s
5V TOLERANT INPUTS AND OUTPUTS
HIGH SPEED:
t
PD
= 7.0 ns (MAX.) at V
CC
= 3V
POWER DOWN PROTECTION ON INPUTS
AND OUTPUTS
SYMMETRICAL OUTPUT IMPEDANCE:
|I
OH
| = I
OL
= 24mA (MIN) at V
CC
= 3V
PCI BUS LEVELS GUARANTEED AT 24 mA
BALANCED PROPAGATION DELAYS:
t
PLH
t
PHL
OPERATING VOLTAGE RANGE:
V
CC
(OPR) = 2.0V to 3.6V (1.5V Data
Retention)
PIN AND FUNCTION COMPATIBLE WITH
74 SERIES 646
LATCH-UP PERFORMANCE EXCEEDS
500mA (JESD 17)
ESD PERFORMANCE:
HBM > 2000V (MIL STD 883 method 3015);
MM > 200V
SOP
TSSOP
Table 1: Order Codes
PACKAGE
SOP
TSSOP
T&R
74LCX646RM13TR
74LCX646TTR
DESCRIPTION
The 74LCX646 is a low voltage CMOS OCTAL
BUS
TRANSCEIVER
AND
REGISTER
(3-STATE) fabricated with sub-micron silicon gate
and double-layer metal wiring C
2
MOS technology.
It is ideal for low power and high speed 3.3V
applications; it can be interfaced to 5V signal
environment for both inputs and outputs.
Figure 1: Pin Connection And IEC Logic Symbols
This device consists of bus transceiver circuits
with 3 state, D-type flip-flops, and control circuitry
arranged for multiplexed transmission of data
directly from the input bus or from the internal
registers. Data on the A or B bus will be clocked
into register on the low to high transition of the
appropriate clock pin (Clock AB or Clock BA).
Enable (G) and direction (DIR) pins are provided
to control the transceiver functions. In the
transceiver mode, data present at the
high-impedance port may be stored in either
register or in both. The select controls (Select AB
select BA) can multiplex stored and real time
(transparent mode) data. The direction control
determines which bus will receive data when
enable G is active (low). In the isolation mode
September 2004
Rev. 6
1/16

74LCX646相似产品对比

74LCX646 74LCX646RM13TR 74LCX646_04
描述 LOW VOLT. CMOS OCTAL BUS TRANSCEIVER/REGISTER WITH 5 VOLT TOLERANT INPUTS AND OUTPUTS(3-STATE) LOW VOLT. CMOS OCTAL BUS TRANSCEIVER/REGISTER WITH 5 VOLT TOLERANT INPUTS AND OUTPUTS(3-STATE) LOW VOLT. CMOS OCTAL BUS TRANSCEIVER/REGISTER WITH 5 VOLT TOLERANT INPUTS AND OUTPUTS(3-STATE)
请教大神这个原理图中的IC是什么型号或可以用什么型号替代
如题,请教大神这个原理图中的IC是什么型号或可以用什么型号替代? ...
mylinss 电源技术
PCB工程问题
257996 红笔画的地方脚底下有几个小箭头,好像之前没有这个;请高手解释一下 ...
NJMKL PCB设计
白色发光二极管背光源及其驱动电路设计分析
近几年,业界开始大量采用LED替代CCFL和EL作为LCD的背光(背景光照明的简称),与CCFL、EL相比。LED具有如下优点:   1)可使LCD色彩更逼真,采用LED背光可以提供130%的NTSC色阶,而CCFL仅为 ......
探路者 LED专区
FPGA中如何求倒数
我先要做的是一个定点实数的倒数运算,我用16bit的数表示范围为1.0~15.0的实数,用4bit表示整数,11bit表示小数我的思路是先把1.0~15.0做倒数, 然后扩大2048倍(右移11位),但是如果我要精确 ......
wang182004 FPGA/CPLD
IAR 编译错误
Error: a value of type "char const " cannot be used to initialize an entity of type "unsigned char const " const u8 testinf2={" Please wait .. "}; 一个数组16个数,定义没错, ......
eeacc stm32/stm8
【Altera SoC体验之旅】基于SocKit的视频服务器
本实验是基于官方的演示例程,先上实验现象,再来琢磨具体的技术细节。 本实验的基本原理是:HPS侧从SD卡读出MPEG2格式的视频数据,然后通过双核A9解码出RGB格式的视频,通过DMA ......
rowen800 FPGA/CPLD

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 2234  2175  1499  653  1064  28  8  44  58  55 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved