电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

GS881E18BT-150VT

产品描述Cache SRAM, 512KX18, 7.5ns, CMOS, PQFP100, TQFP-100
产品类别存储    存储   
文件大小1MB,共36页
制造商GSI Technology
官网地址http://www.gsitechnology.com/
下载文档 详细参数 全文预览

GS881E18BT-150VT概述

Cache SRAM, 512KX18, 7.5ns, CMOS, PQFP100, TQFP-100

GS881E18BT-150VT规格参数

参数名称属性值
是否Rohs认证不符合
零件包装代码QFP
包装说明LQFP,
针数100
Reach Compliance Codeunknown
ECCN代码3A991.B.2.B
最长访问时间7.5 ns
其他特性FLOW-THROUGH OR PIPELINED ARCHITECTURE; ALSO OPERATES AT 2.5V SUPPLY
JESD-30 代码R-PQFP-G100
长度20 mm
内存密度9437184 bit
内存集成电路类型CACHE SRAM
内存宽度18
功能数量1
端子数量100
字数524288 words
字数代码512000
工作模式SYNCHRONOUS
最高工作温度70 °C
最低工作温度
组织512KX18
封装主体材料PLASTIC/EPOXY
封装代码LQFP
封装形状RECTANGULAR
封装形式FLATPACK, LOW PROFILE
并行/串行PARALLEL
峰值回流温度(摄氏度)NOT SPECIFIED
认证状态Not Qualified
座面最大高度1.6 mm
最大供电电压 (Vsup)2 V
最小供电电压 (Vsup)1.7 V
标称供电电压 (Vsup)1.8 V
表面贴装YES
技术CMOS
温度等级COMMERCIAL
端子形式GULL WING
端子节距0.65 mm
端子位置QUAD
处于峰值回流温度下的最长时间NOT SPECIFIED
宽度14 mm
Base Number Matches1

文档预览

下载PDF文档
GS881E18/32/36C(T/D)-xxxV
100-Pin TQFP & 165-bump BGA
Commercial Temp
Industrial Temp
Features
• FT pin for user-configurable flow through or pipeline
operation
• Dual Cycle Deselect (DCD) operation
• IEEE 1149.1 JTAG-compatible Boundary Scan
• 1.8 V or 2.5 V +10%/–10% core power supply
• 1.8 V or 2.5 V I/O supply
• LBO pin for Linear or Interleaved Burst mode
• Internal input resistors on mode pins allow floating mode pins
• Default to Interleaved Pipeline mode
• Byte Write (BW) and/or Global Write (GW) operation
• Internal self-timed write cycle
• Automatic power-down for portable applications
• JEDEC-standard 100-lead TQFP and 165-bump BGA
packages
• RoHS-compliant 100-lead TQFP and 165-bump BGA
packages available
512K x 18, 256K x 32, 256K x 36
9Mb Sync Burst SRAMs
250 MHz–150 MHz
1.8 V or 2.5 V V
DD
1.8 V or 2.5 V I/O
Linear Burst Order (LBO) input. The Burst function need not
be used. New addresses can be loaded on every cycle with no
degradation of chip performance.
Flow Through/Pipeline Reads
The function of the Data Output register can be controlled by
the user via the FT mode pin (Pin 14). Holding the FT mode
pin low places the RAM in Flow Through mode, causing
output data to bypass the Data Output Register. Holding FT
high places the RAM in Pipeline mode, activating the rising-
edge-triggered Data Output Register.
DCD Pipelined Reads
The GS881E18/32/36C(T/D)-xxxV is a DCD (Dual Cycle
Deselect) pipelined synchronous SRAM. SCD (Single Cycle
Deselect) versions are also available. DCD SRAMs pipeline
disable commands to the same degree as read commands. DCD
RAMs hold the deselect command for one full cycle and then
begin turning off their outputs just after the second rising edge
of clock.
Functional Description
Controls
Addresses, data I/Os, chip enable (E1), address burst control
inputs (ADSP, ADSC, ADV) and write control inputs (Bx,
BW, GW) are synchronous and are controlled by a positive-
edge-triggered clock input (CK). Output enable (G) and power
down control (ZZ) are asynchronous inputs. Burst cycles can
be initiated with either ADSP or ADSC inputs. In Burst mode,
subsequent burst addresses are generated internally and are
controlled by ADV. The burst address counter may be
configured to count in either linear or interleave order with the
ec
om
Applications
The GS881E18/32/36C(T/D)-xxxV is a 9,437,184-bit high
performance synchronous SRAM with a 2-bit burst address
counter. Although of a type originally developed for Level 2
Cache applications supporting high performance CPUs, the
device now finds application in synchronous SRAM
applications, ranging from DSP main store to networking chip
set support.
m
en
de
N
ot
R
Paramter Synopsis
-250
-200
3.0
5.0
170
195
6.5
6.5
140
160
d
fo
r
Byte Write and Global Write
Byte write operation is performed by using Byte Write enable
(BW) input combined with one or more individual byte write
signals (Bx). In addition, Global Write (GW) is available for
writing all bytes at one time, regardless of the Byte Write
control inputs.
Sleep Mode
Low power (Sleep mode) is attained through the assertion
(High) of the ZZ signal, or by stopping the clock (CK).
Memory data is retained during Sleep mode.
Core and Interface Voltages
The GS881E18/32/36C(T/D)-xxxV operates on a 1.8 V or 2.5
V power supply. All input are 2.5 V and 1.8 V compatible.
Separate output power (V
DDQ
) pins are used to decouple
output noise from the internal circuits and are 2.5 V and 1.8 V
compatible.
N
ew
D
-150
3.8
6.7
140
160
7.5
7.5
128
145
Pipeline
3-1-1-1
t
KQ
tCycle
Curr (x18)
Curr (x32/x36)
t
KQ
tCycle
Curr (x18)
Curr (x32/x36)
3.0
4.0
200
230
5.5
5.5
160
185
Flow Through
2-1-1-1
Rev: 1.02a 2/2008
1/36
es
Specifications cited are subject to change without notice. For latest documentation see http://www.gsitechnology.com.
ig
n
Unit
ns
ns
mA
mA
ns
ns
mA
mA
© 2006, GSI Technology
【米尔MYD-YA15XC-T评测】+RGB点屏
本帖最后由 流行科技 于 2021-11-17 23:17 编辑 拿到板子也几天了,这几天测试了下RGB点屏,因为本身开发板是没有带屏幕的,需要屏幕也可以从官方购买,我这里手上是有屏幕的,所以自己就使 ......
流行科技 测评中心专版
在wince下如何屏蔽硬件的按键声音?
请问,如何在evc编程中屏蔽硬件的按键声音,有没有相关的api函数。请帮忙,谢谢。...
zhping08 嵌入式系统
关于“拖焊”的几个问题,求有经验的进来指点迷津
视频EEWORLD大学堂----焊接专题视频之拖焊技术受到了大家的喜欢,大家也跟帖分享了不少关于拖焊的经验(原帖:https://bbs.eeworld.com.cn/thread-488220-1-1.html),总结如下: 1.要注意烙 ......
phantom7 PCB设计
請問LED頻率
請問一下LED頻率使用scope如何量測可以使用電流勾表量測嗎另外假如我量出的頻率為280KHz,我要如何調高或降低 是使用LED driver 那邊去調嗎 謝謝 ...
apl500 DIY/开源硬件专区
LED灯具企业检测标准 参考
一、 目的:对公司所生产的灯具制定统一检验项目和检验的说明。二、 参考依据:《GB7000.1-2002灯具一般安全要求与试验》《整体式LED路灯的测量方法》《外壳防护等级(IP代码)GB4028-93》三 ......
qwqwqw2088 LED专区
获奖名单:免费申请评测运动和环境传感器开发板(X-NUCLEO-IKS01A2)
活动详情:点此查看 感谢网友们对活动的支持,获得免费使用资格的5位网友如下{:1_123:},期待5个小伙伴玩的尽兴。我们的活动交流群沿用之前sensortile大赛的群(469309097),遇到问题欢迎在 ......
EEWORLD社区 机器人开发

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 946  1874  2379  2745  1037  22  59  56  52  50 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved