电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

GS8642ZV72GC-167T

产品描述ZBT SRAM, 1MX72, 8ns, CMOS, PBGA209, 22 X 14 MM, 1 MM PITCH, LEAD FREE, BGA-209
产品类别存储    存储   
文件大小1MB,共32页
制造商GSI Technology
官网地址http://www.gsitechnology.com/
标准  
下载文档 详细参数 全文预览

GS8642ZV72GC-167T概述

ZBT SRAM, 1MX72, 8ns, CMOS, PBGA209, 22 X 14 MM, 1 MM PITCH, LEAD FREE, BGA-209

GS8642ZV72GC-167T规格参数

参数名称属性值
是否无铅不含铅
是否Rohs认证符合
零件包装代码BGA
包装说明LBGA,
针数209
Reach Compliance Codecompliant
ECCN代码3A991.B.2.B
最长访问时间8 ns
其他特性FLOW-THROUGH OR PIPELINED ARCHITECTURE
JESD-30 代码R-PBGA-B209
JESD-609代码e1
长度22 mm
内存密度75497472 bit
内存集成电路类型ZBT SRAM
内存宽度72
湿度敏感等级3
功能数量1
端子数量209
字数1048576 words
字数代码1000000
工作模式SYNCHRONOUS
最高工作温度70 °C
最低工作温度
组织1MX72
封装主体材料PLASTIC/EPOXY
封装代码LBGA
封装形状RECTANGULAR
封装形式GRID ARRAY, LOW PROFILE
并行/串行PARALLEL
峰值回流温度(摄氏度)260
认证状态Not Qualified
座面最大高度1.7 mm
最大供电电压 (Vsup)2 V
最小供电电压 (Vsup)1.6 V
标称供电电压 (Vsup)1.8 V
表面贴装YES
技术CMOS
温度等级COMMERCIAL
端子面层TIN SILVER COPPER
端子形式BALL
端子节距1 mm
端子位置BOTTOM
处于峰值回流温度下的最长时间NOT SPECIFIED
宽度14 mm
Base Number Matches1

文档预览

下载PDF文档
Product Preview
GS8642ZV18(B)/GS8642ZV36(B)/GS8642ZV72(C)
119- & 209-Bump BGA
Commercial Temp
Industrial Temp
Features
• NBT (No Bus Turn Around) functionality allows zero wait
Read-Write-Read bus utilization; fully pin-compatible with
both pipelined and flow through NtRAM™, NoBL™ and
ZBT™ SRAMs
• 1.8 V +10%/–10% core power supply
• 1.8 V I/O supply
• User-configurable Pipeline and Flow Through mode
• ZQ mode pin for user-selectable high/low output drive
• IEEE 1149.1 JTAG-compatible Boundary Scan
• LBO pin for Linear or Interleave Burst mode
• Pin-compatible with 2Mb, 4Mb, 8Mb, and 16Mb devices
• Byte write operation (9-bit Bytes)
• 3 chip enable signals for easy depth expansion
• ZZ Pin for automatic power-down
• JEDEC-standard 119- or 209-bump BGA package
• Pb-Free 119- and 209-bump BGA packages available
72Mb Pipelined and Flow Through
Synchronous NBT SRAM
300 MHz–167 MHz
1.8 V V
DD
1.8 V I/O
Because it is a synchronous device, address, data inputs, and
read/write control inputs are captured on the rising edge of the
input clock. Burst order control (LBO) must be tied to a power
rail for proper operation. Asynchronous inputs include the
Sleep mode enable (ZZ) and Output Enable. Output Enable can
be used to override the synchronous control of the output
drivers and turn the RAM's output drivers off at any time.
Write cycles are internally self-timed and initiated by the rising
edge of the clock input. This feature eliminates complex off-
chip write pulse generation required by asynchronous SRAMs
and simplifies input signal timing.
The GS8642ZV18/36/72 may be configured by the user to
operate in Pipeline or Flow Through mode. Operating as a
pipelined synchronous device, in addition to the rising-edge-
triggered registers that capture input signals, the device
incorporates a rising edge triggered output register. For read
cycles, pipelined SRAM output data is temporarily stored by
the edge-triggered output register during the access cycle and
then released to the output drivers at the next rising edge of
clock.
The GS8642ZV18/36/72 is implemented with GSI's high
performance CMOS technology and is available in a JEDEC-
standard 119-bump, 165-bump or 209-bump BGA package.
Functional Description
The GS8642ZV18/36/72 is a 72Mbit Synchronous Static
SRAM. GSI's NBT SRAMs, like ZBT, NtRAM, NoBL or
other pipelined read/double late write or flow through read/
single late write SRAMs, allow utilization of all available bus
bandwidth by eliminating the need to insert deselect cycles
when the device is switched from read to write cycles.
Parameter Synopsis
-300
t
KQ
(x18/x36)
t
KQ
(x72)
tCycle
Curr (x18)
Curr (x36)
Curr (x72)
t
KQ
tCycle
Curr (x18)
Curr (x36)
Curr (x72)
2.3
3.0
3.3
400
480
590
5.5
5.5
285
330
425
-250
2.5
3.0
4.0
340
410
520
6.5
6.5
245
280
370
-200
3.0
3.0
5.0
290
350
435
7.5
7.5
220
250
315
-167
3.5
3.5
6.0
260
305
380
8.0
8.0
210
240
300
Unit
ns
ns
ns
mA
mA
mA
ns
ns
mA
mA
mA
Pipeline
3-1-1-1
Flow Through
2-1-1-1
Rev: 1.02 5/2005
1/32
© 2004, GSI Technology
Specifications cited are subject to change without notice. For latest documentation see http://www.gsitechnology.com.
LauchPad触摸板的问题
一直处于图上那个状态。触摸板可以正常触摸,LED正常闪烁。但是上位机GUI就是不跟着一起变化。...
lijinhua1990 微控制器 MCU
初学MSP430要买一些什么资料和工具呀
我现在要开发一种产品,要用到MSP430F20xx系列 想问一下各位大侠,要一些什么样的工具和资料会快一些上手 之前有过PIC单片机的设计经验. 另外,我不懂汇编,只能用c语言. 这一次开发中会用到, ......
hzautek 微控制器 MCU
新手共同进步——仿真器调试R7F0C802
:)首先,很感谢一些热情的网友以及身边朋友的帮助,我的板子一切正常,起因就是板子的默认设置,它处于调试状态,只要把M3放于other,你的灯就会亮了,前提是线没有接错哦。164074:)瞬间觉得世 ......
不足论 瑞萨MCU/MPU
【转帖】印刷板图设计中的基本要求和注意事项
印刷电路板图设计的基本原则要求1.印刷电路板的设计,从确定板的尺寸大小开始,印刷电路板的尺寸因受机箱外壳大小限制,以能恰好安放入外壳内为宜,其次,应考虑印刷电路板与外接元器件(主要是电位 ......
皇华Ameya360 电源技术
招聘兼职单片机工程师(大连地区)
招聘1-2名兼职单片机工程师,熟悉stm32及RTOS优先,最好是大连理工的学生,微信/电话13478402712 ...
reayfei 工作这点儿事
PADS新建元件问题
用PADS9.3新建一个MOS管脚元件时遇到问题: 画原理图时,想用典型的G,S,D三个管脚的元件封装, 但实际器件有5个管脚,1,2,3为S,4为G,5为D。 这时,要怎么关联原理图管脚和PCB管脚?...
jplzl10000 PCB设计

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 735  932  1735  2912  2117  53  47  32  48  30 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved