电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

GS8642ZV36B-167I

产品描述ZBT SRAM, 2MX36, 8ns, CMOS, PBGA119, 22 X 14 MM, 1.27 MM PITCH, BGA-119
产品类别存储    存储   
文件大小1MB,共32页
制造商GSI Technology
官网地址http://www.gsitechnology.com/
下载文档 详细参数 全文预览

GS8642ZV36B-167I概述

ZBT SRAM, 2MX36, 8ns, CMOS, PBGA119, 22 X 14 MM, 1.27 MM PITCH, BGA-119

GS8642ZV36B-167I规格参数

参数名称属性值
是否无铅含铅
是否Rohs认证不符合
零件包装代码BGA
包装说明BGA,
针数119
Reach Compliance Codecompliant
ECCN代码3A991.B.2.B
最长访问时间8 ns
其他特性FLOW-THROUGH OR PIPELINED ARCHITECTURE
JESD-30 代码R-PBGA-B119
JESD-609代码e0
长度22 mm
内存密度75497472 bit
内存集成电路类型ZBT SRAM
内存宽度36
湿度敏感等级3
功能数量1
端子数量119
字数2097152 words
字数代码2000000
工作模式SYNCHRONOUS
最高工作温度85 °C
最低工作温度-40 °C
组织2MX36
封装主体材料PLASTIC/EPOXY
封装代码BGA
封装形状RECTANGULAR
封装形式GRID ARRAY
并行/串行PARALLEL
峰值回流温度(摄氏度)NOT SPECIFIED
认证状态Not Qualified
座面最大高度1.99 mm
最大供电电压 (Vsup)2 V
最小供电电压 (Vsup)1.6 V
标称供电电压 (Vsup)1.8 V
表面贴装YES
技术CMOS
温度等级INDUSTRIAL
端子面层TIN LEAD
端子形式BALL
端子节距1.27 mm
端子位置BOTTOM
处于峰值回流温度下的最长时间NOT SPECIFIED
宽度14 mm
Base Number Matches1

文档预览

下载PDF文档
Product Preview
GS8642ZV18(B)/GS8642ZV36(B)/GS8642ZV72(C)
119- & 209-Bump BGA
Commercial Temp
Industrial Temp
Features
• NBT (No Bus Turn Around) functionality allows zero wait
Read-Write-Read bus utilization; fully pin-compatible with
both pipelined and flow through NtRAM™, NoBL™ and
ZBT™ SRAMs
• 1.8 V +10%/–10% core power supply
• 1.8 V I/O supply
• User-configurable Pipeline and Flow Through mode
• ZQ mode pin for user-selectable high/low output drive
• IEEE 1149.1 JTAG-compatible Boundary Scan
• LBO pin for Linear or Interleave Burst mode
• Pin-compatible with 2Mb, 4Mb, 8Mb, and 16Mb devices
• Byte write operation (9-bit Bytes)
• 3 chip enable signals for easy depth expansion
• ZZ Pin for automatic power-down
• JEDEC-standard 119- or 209-bump BGA package
• Pb-Free 119- and 209-bump BGA packages available
72Mb Pipelined and Flow Through
Synchronous NBT SRAM
300 MHz–167 MHz
1.8 V V
DD
1.8 V I/O
Because it is a synchronous device, address, data inputs, and
read/write control inputs are captured on the rising edge of the
input clock. Burst order control (LBO) must be tied to a power
rail for proper operation. Asynchronous inputs include the
Sleep mode enable (ZZ) and Output Enable. Output Enable can
be used to override the synchronous control of the output
drivers and turn the RAM's output drivers off at any time.
Write cycles are internally self-timed and initiated by the rising
edge of the clock input. This feature eliminates complex off-
chip write pulse generation required by asynchronous SRAMs
and simplifies input signal timing.
The GS8642ZV18/36/72 may be configured by the user to
operate in Pipeline or Flow Through mode. Operating as a
pipelined synchronous device, in addition to the rising-edge-
triggered registers that capture input signals, the device
incorporates a rising edge triggered output register. For read
cycles, pipelined SRAM output data is temporarily stored by
the edge-triggered output register during the access cycle and
then released to the output drivers at the next rising edge of
clock.
The GS8642ZV18/36/72 is implemented with GSI's high
performance CMOS technology and is available in a JEDEC-
standard 119-bump, 165-bump or 209-bump BGA package.
Functional Description
The GS8642ZV18/36/72 is a 72Mbit Synchronous Static
SRAM. GSI's NBT SRAMs, like ZBT, NtRAM, NoBL or
other pipelined read/double late write or flow through read/
single late write SRAMs, allow utilization of all available bus
bandwidth by eliminating the need to insert deselect cycles
when the device is switched from read to write cycles.
Parameter Synopsis
-300
t
KQ
(x18/x36)
t
KQ
(x72)
tCycle
Curr (x18)
Curr (x36)
Curr (x72)
t
KQ
tCycle
Curr (x18)
Curr (x36)
Curr (x72)
2.3
3.0
3.3
400
480
590
5.5
5.5
285
330
425
-250
2.5
3.0
4.0
340
410
520
6.5
6.5
245
280
370
-200
3.0
3.0
5.0
290
350
435
7.5
7.5
220
250
315
-167
3.5
3.5
6.0
260
305
380
8.0
8.0
210
240
300
Unit
ns
ns
ns
mA
mA
mA
ns
ns
mA
mA
mA
Pipeline
3-1-1-1
Flow Through
2-1-1-1
Rev: 1.02 5/2005
1/32
© 2004, GSI Technology
Specifications cited are subject to change without notice. For latest documentation see http://www.gsitechnology.com.
有关LINUX网工,软工,嵌入式的培训.....?
即时LINUX网络工程师课程 课程名称 课时小计 总课时 系统部分 桌面、FTP下载课件的命令、ThizLinux基本环境的搭建 Linux的基本命令及参数 用户、权限、进程的管 ......
moseslin Linux开发
TI - MCU - MSP430使用指南1 -> MSP430简介及选型指南
本帖最后由 骑IC看MCU 于 2019-12-18 13:45 编辑 此内容由EEWORLD论坛网友骑IC看MCU原创,如需转载或用于商业用途需征得作者同意并注明出处 前言:很幸运能够进入半导体这个充满未来和机 ......
骑IC看MCU 微控制器 MCU
【BearPi-HM Nano,玩转鸿蒙“碰一碰”】-1-开箱及初步资料收集
本帖最后由 sun63312 于 2021-5-26 21:25 编辑 首先很幸运被小熊派这次选中作为测评人员,收到板子其实挺久了。 今天就简单分析下,我这两周里面接触BearPi-HM Nano了解和想分析给大家 ......
sun63312 ARM技术
向 MicroPython 添加自己的 C 函数
添加 C 函数到 MicroPython 各位各位,现在 RTT MicroPython 支持自己添加 C 函数到 MicroPython 了。 首先大家需要使用env工具下载最新版的 micropython软件包 使用如下页 ......
zy459994202 MicroPython开源版块
怎样设计读写多个SD(TF)卡的模块?
一个SD卡不够用了,可是能买到的SD卡模块都只有一个卡。打算自己做个多SD(TF)卡读写存储模块。哪位高手能给提个可行的方法?要用SD模式,SPI存图像太慢。 ...
sjzffy stm32/stm8
assign用的好少---使用感悟!
突然发现在我的设计中assign用的好少,或许是我对assign理解不够吧,assign 在模块中并行执行,每一次时钟跳变就有输出。印象很深刻的就是 在并行移位转串行输出中很典型,可是其他的地方想不出 ......
eeleader FPGA/CPLD

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 2331  777  1626  2702  2350  37  16  8  55  7 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved